From patchwork Mon Jul 24 11:39:56 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Konrad Dybcio X-Patchwork-Id: 124891 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:9010:0:b0:3e4:2afc:c1 with SMTP id l16csp1757804vqg; Mon, 24 Jul 2023 05:16:17 -0700 (PDT) X-Google-Smtp-Source: APBJJlHHnlddyySL1NEr9J4WZqwP16hV2OyuFSX2rnmVCNwHYCiWwxgbqXkz6iNxiIR0oimdj9vX X-Received: by 2002:a17:90a:8811:b0:262:ecd9:ed09 with SMTP id s17-20020a17090a881100b00262ecd9ed09mr6581491pjn.33.1690200976777; Mon, 24 Jul 2023 05:16:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1690200976; cv=none; d=google.com; s=arc-20160816; b=BzGjvGoWBF5ZqGnmPRBhYafPdDd8uIioDaMgoCBg7kHLeZJaXFXlteqbhcQE7vsRCn N5WsCLBLaWBR+i9601YifZz2CJYqqRuUd9SUWBG5T50KWmmr272YbxoA3oNsM2K5ETFH +oEhuBQsyk5yTPvY/ppKHB0JHH/qafta9Yw0o2z5FriB08h87k62Eun1OZpB4NA6LaWt Db7w52m59kxGnbs+wABgX0t1jOW+H3z6imJV1u7DxgOaPNwn+J3fjW8LOM3GlKVUwBfi eFYgTRdERgWkJNs0yg+lggbKIiyX3weJD/rkzO9ngHSKON51FnWkOjs4fNK9nzxcLvKz ehaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:in-reply-to:references:message-id :content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=A/+BbWhjCVQXjo6X+9ZHCaLgHibuwpDeaBnLdGZ6KM0=; fh=Fny96ZOdV3VkzyFdY5Lt8AOnr0TYnfLkziaywqzMw5Q=; b=Hv0EovoVO2rfx+H1Zj7+jR2/7AfO/763qVlbReZAHMIMH91lGR7twiIFmYjCmrvPWp l//0KWTNyhfgXvMHaNJs0D1M1sLpflru2LE/JHXBJ0zotJ/BW7OUG6SFhB8O+flYUTX2 ZTPWKemGD7D2u1xkmtepPcXz4S8NvF4s+B/DhQYeyw4jv3X1I4WxqBK8Zf9DClY+BaAs QxXiZHivhn1qrZXlZPugbVE4DgROFPm9DbN/SfRZT+cgZxc7KnixjT5yd6Y2Lz61d+RT 96QLWKh1lKyKxFRG3I/+a6Yz5OCyjN4eStMJHoYM5ZlXL3NEKlFST0leBA5msaj/PmiG 38QQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=sqfd66Ht; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i20-20020a17090ad35400b0026805ee16e0si3970492pjx.130.2023.07.24.05.16.03; Mon, 24 Jul 2023 05:16:16 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=sqfd66Ht; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229809AbjGXLkH (ORCPT + 99 others); Mon, 24 Jul 2023 07:40:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57586 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229544AbjGXLkD (ORCPT ); Mon, 24 Jul 2023 07:40:03 -0400 Received: from mail-lf1-x12a.google.com (mail-lf1-x12a.google.com [IPv6:2a00:1450:4864:20::12a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4BA46E5D for ; Mon, 24 Jul 2023 04:40:01 -0700 (PDT) Received: by mail-lf1-x12a.google.com with SMTP id 2adb3069b0e04-4fb77f21c63so6353033e87.2 for ; Mon, 24 Jul 2023 04:40:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1690198799; x=1690803599; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=A/+BbWhjCVQXjo6X+9ZHCaLgHibuwpDeaBnLdGZ6KM0=; b=sqfd66HtLt9buSOpsu7l1ht77NZWK8VFa5uAv/YiEUDcMF1yZDd84kbLUu1LAZpsqF 2kVQqEvhDWWakizlpcNjYV24p4EyauIQjP4P8AZife3BH4uDgYjoxP33E0FdmqmxJkgM JuK5BDgbCR7ve/xx7dFi8V5j+/judw4Fwh4i/FUBwDW9Zt9t443fy7HoZDu3tQUgx/qW F/hwxxw5z8/iVs95OT0XvjIYXbuEqxMRNm/6x3oe83HLVlGgtA2ScuQfDzrUWVQAn1Xx d+ZuVu6+zsdBk2mR/II9SO1b8411hj5a4Et1U7EaqervaW1TsKxnQCcMZL8L1b4cYRSG 6wqw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1690198799; x=1690803599; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=A/+BbWhjCVQXjo6X+9ZHCaLgHibuwpDeaBnLdGZ6KM0=; b=Q/r30DwphfJYzUEQMaIruKN2WsdMIlvj4uBad5Ef93h/p7MOi7ZkhkfWIr0++Da+Ai lEL9AwikWgNPaEXTmnOsB4NsvFX4WWhMXwC68Jx2S0n00FuS57w8K7UO3w7/vuH+taZl ZyfzFMH843bfI15zHaM/NwySe04sqCF1hoJZKfZ3opm0V9790YHsCfPhMeaxNr3xSfAs djpPsCtO45ubvtqO45LtdvNLC+voHWuXZY+SbtL9+9thSpqqVBrJOT40s4G7e4p9Hh3E VhrHAec63bopWhWnDyrJDhHHan14ajZ/O1PBi8rRQsR9rMWmhqtGSFMFkhXsVAUvjZNX 1v5Q== X-Gm-Message-State: ABy/qLajHsVuQ2FeK99KTZfdxgS5UawHqsafzB+0mT7Me7HKTiacfMRO yoWbLKEOqM/SK+bTQQMrKPOJNw== X-Received: by 2002:a05:6512:208b:b0:4f8:5f32:b1da with SMTP id t11-20020a056512208b00b004f85f32b1damr4710879lfr.24.1690198799393; Mon, 24 Jul 2023 04:39:59 -0700 (PDT) Received: from [192.168.1.101] (abyl203.neoplus.adsl.tpnet.pl. [83.9.31.203]) by smtp.gmail.com with ESMTPSA id u1-20020ac24c21000000b004fb881e5c23sm2168977lfq.47.2023.07.24.04.39.58 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 24 Jul 2023 04:39:59 -0700 (PDT) From: Konrad Dybcio Date: Mon, 24 Jul 2023 13:39:56 +0200 Subject: [PATCH v2 1/3] dt-bindings: pinctrl: qcom,sm6115-lpass-lpi: add SM6115 LPASS TLMM MIME-Version: 1.0 Message-Id: <20230722-topic-6115_lpasstlmm-v2-1-d4883831a858@linaro.org> References: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> In-Reply-To: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> To: Andy Gross , Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Srinivas Kandagatla , Catalin Marinas , Will Deacon Cc: Marijn Suijten , Konrad Dybcio , linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Konrad Dybcio X-Mailer: b4 0.12.2 X-Developer-Signature: v=1; a=ed25519-sha256; t=1690198796; l=4319; i=konrad.dybcio@linaro.org; s=20230215; h=from:subject:message-id; bh=iSpAVJW61WozVsLfgRyhK8cD7nEZll1HIje49PhmNYw=; b=cqah+p04AMVUNtYoGxaCQ3qEmqoBw2FHImoGiweiLZHttXrAUXBIjLYHdiwlBpjCDLIgh+V0W U8mms27sDgkC8rZL6fvmYg6zxbSvr5ocFv5HqUNCnlsj4qNRfvMwtGn X-Developer-Key: i=konrad.dybcio@linaro.org; a=ed25519; pk=iclgkYvtl2w05SSXO5EjjSYlhFKsJ+5OSZBjOkQuEms= X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1772304179163950826 X-GMAIL-MSGID: 1772304179163950826 Add bindings for pin controller in SM6115 Low Power Audio SubSystem LPASS). Signed-off-by: Konrad Dybcio Reviewed-by: Krzysztof Kozlowski --- .../pinctrl/qcom,sm6115-lpass-lpi-pinctrl.yaml | 135 +++++++++++++++++++++ 1 file changed, 135 insertions(+) diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-lpass-lpi-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-lpass-lpi-pinctrl.yaml new file mode 100644 index 000000000000..abac3311fc55 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sm6115-lpass-lpi-pinctrl.yaml @@ -0,0 +1,135 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,sm6115-lpass-lpi-pinctrl.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm SM6115 SoC LPASS LPI TLMM + +maintainers: + - Konrad Dybcio + - Srinivas Kandagatla + +description: + Top Level Mode Multiplexer pin controller in the Low Power Audio SubSystem + (LPASS) Low Power Island (LPI) of Qualcomm SM6115 SoC. + +properties: + compatible: + const: qcom,sm6115-lpass-lpi-pinctrl + + reg: + items: + - description: LPASS LPI TLMM Control and Status registers + - description: LPASS LPI MCC registers + + clocks: + items: + - description: LPASS Audio voting clock + + clock-names: + items: + - const: audio + + gpio-controller: true + + "#gpio-cells": + description: Specifying the pin number and flags, as defined in + include/dt-bindings/gpio/gpio.h + const: 2 + + gpio-ranges: + maxItems: 1 + +patternProperties: + "-state$": + oneOf: + - $ref: "#/$defs/qcom-sm6115-lpass-state" + - patternProperties: + "-pins$": + $ref: "#/$defs/qcom-sm6115-lpass-state" + additionalProperties: false + +$defs: + qcom-sm6115-lpass-state: + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configuration. + Client device subnodes use below standard properties. + $ref: /schemas/pinctrl/pincfg-node.yaml + + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + pattern: "^gpio([0-9]|1[0-8])$" + + function: + enum: [ dmic01_clk, dmic01_data, dmic23_clk, dmic23_data, gpio, i2s1_clk, + i2s1_data, i2s1_ws, i2s2_clk, i2s2_data, i2s2_ws, i2s3_clk, + i2s3_data, i2s3_ws, qua_mi2s_data, qua_mi2s_sclk, qua_mi2s_ws, + swr_rx_clk, swr_rx_data, swr_tx_clk, swr_tx_data, wsa_mclk ] + description: + Specify the alternative function to be configured for the specified + pins. + + drive-strength: + enum: [2, 4, 6, 8, 10, 12, 14, 16] + default: 2 + description: + Selects the drive strength for the specified pins, in mA. + + slew-rate: + enum: [0, 1, 2, 3] + default: 0 + description: | + 0: No adjustments + 1: Higher Slew rate (faster edges) + 2: Lower Slew rate (slower edges) + 3: Reserved (No adjustments) + + bias-bus-hold: true + bias-pull-down: true + bias-pull-up: true + bias-disable: true + input-enable: true + output-high: true + output-low: true + + required: + - pins + - function + + additionalProperties: false + +allOf: + - $ref: pinctrl.yaml# + +required: + - compatible + - reg + - clocks + - clock-names + - gpio-controller + - "#gpio-cells" + - gpio-ranges + +additionalProperties: false + +examples: + - | + #include + + lpass_tlmm: pinctrl@a7c0000 { + compatible = "qcom,sm6115-lpass-lpi-pinctrl"; + reg = <0x0a7c0000 0x20000>, + <0x0a950000 0x10000>; + clocks = <&q6afecc LPASS_HW_DCODEC_VOTE LPASS_CLK_ATTRIBUTE_COUPLE_NO>; + clock-names = "audio"; + + gpio-controller; + #gpio-cells = <2>; + gpio-ranges = <&lpass_tlmm 0 0 19>; + }; From patchwork Mon Jul 24 11:39:57 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Konrad Dybcio X-Patchwork-Id: 124884 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:9010:0:b0:3e4:2afc:c1 with SMTP id l16csp1745263vqg; Mon, 24 Jul 2023 04:56:04 -0700 (PDT) X-Google-Smtp-Source: APBJJlH3m1b/BkYz9FJybF6uB7SJR1Yeyxjul2PrEpxjvodWpPR4SuUQJV58fZcrQ4lGkk0zKPYA X-Received: by 2002:a17:906:7793:b0:99b:4881:2e53 with SMTP id s19-20020a170906779300b0099b48812e53mr9176747ejm.31.1690199764418; Mon, 24 Jul 2023 04:56:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1690199764; cv=none; d=google.com; s=arc-20160816; b=c0Z0w+IW7DCZ0YQVUhN09qickgY8THd6hNKD29287RWsv4OGH11VLf53AzAvuqcH57 XQdytYZgIIb8ANrl410R8mb1zeWS13hXqX4s6PjrcuL10cGw2bGkReifadnv8rHYFA0X Gsk81grzuTxcdsrR/pRqkscV9IOkxuGZJL4Li6W4zDB4/tn/P19g+2pYERSVs8s7MGZh 7N0oFR/YACEVW7MQygnCUfiwTonFHWd1AVSyFsfoJAAeKAnhZxWBoacwowVVhEGM9NJD gOHWMy61kfjBpV3nLv2EE6+Btb6Y6j0OtTC09RxPLjktR90ogUjXg7Af/f2P+7d0EJ1h /+eg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:in-reply-to:references:message-id :content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=eCleUqJiY9M6PMu1matzGm9yLSHqlrkEm1gMXYOCmQ8=; fh=rYrgspWio4NV6KhLsKeX4Ep8OfUU+vYP8emUrlr+fO8=; b=b47VzAvN80yar/Vt/g/7QUV4wOtktlBnYKr3OIwOcK1IvjMGrzlhgHxoloMMjcEDO0 R+1mu7RXGOt54PxB+INjlhBLcQZWrZ6m2GUoxZgR6oeRTOmzXHeU6dCjxHfrAKTy1RHG inmLD+yufI5OnBtEjXr12CHDlwc38UMWd+mCU1zH4PD0mAbe8s/w3+ZcJ0gL2z2qB4tu epcjnCReaz4ux5dtB3ZLpE1HkwHSzNlYWc4/SMosh6WQ9Of5SWqK3dVXMIZpAOF2q+10 MrFuvDlNtvoQfGaOl3GfyHpxGfuesHbhxhl66o+7IvQ84lSgJm4yRcy05pTlJBqC3W0q mgfQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qhTGcLfp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id l1-20020a170906938100b00992a9c402cbsi6201745ejx.20.2023.07.24.04.55.40; Mon, 24 Jul 2023 04:56:04 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qhTGcLfp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229936AbjGXLkK (ORCPT + 99 others); Mon, 24 Jul 2023 07:40:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57594 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229573AbjGXLkF (ORCPT ); Mon, 24 Jul 2023 07:40:05 -0400 Received: from mail-lf1-x12e.google.com (mail-lf1-x12e.google.com [IPv6:2a00:1450:4864:20::12e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2E3A0E47 for ; Mon, 24 Jul 2023 04:40:03 -0700 (PDT) Received: by mail-lf1-x12e.google.com with SMTP id 2adb3069b0e04-4fba1288bbdso6288981e87.1 for ; Mon, 24 Jul 2023 04:40:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1690198801; x=1690803601; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=eCleUqJiY9M6PMu1matzGm9yLSHqlrkEm1gMXYOCmQ8=; b=qhTGcLfpowUJtBpkIkzLG3b6uR8Zdqe+EYSbTZaT/8pDaU11QOPKG59F73YNd2L93z G9N+/w98jVJnpM5zh++zhs3wPY9eN5BrJUIvei5a6F290xy+lxuxq662zAVuUV9tqhXa wJiCxB2teTUBAhMklDAHZE0VnIfM6+HU6NbEP2w4OntGbyPdjHAjzRtwrbkUpT8rmgaq oR7gtusFM/2HE5SDbf8ISQ3X1Vco15hxyVtjH463i8APDIKj7jwnKZXV7jPp1KVa3o8S aeLVg0+j5r/qm8RgexOJYOQtZnmiqNzWL9W9LR9iBSIVJWbNU6l6L7kJzJvY4tVwfevq aixg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1690198801; x=1690803601; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=eCleUqJiY9M6PMu1matzGm9yLSHqlrkEm1gMXYOCmQ8=; b=ijAug3zKJbpgypZfJIvgrVSWOUrR23+bwmjmqqH379TeaiGt907TpX3XGcg/C/d/8r NW5hBKHIcmIJAKbju+TYsJlRgzzai2YqF/TVboktKCywMqG5yL38uximJS9kgoZ64Vh0 kJ+Q4n0KFhPUZxfyUiXFNoAlnkPYW/Sb03bPS7agV26fp/bsWyIopewkGoqaNm6VdHrI GMgQxI8dlJhD1BEN2dEITe41KRm/91+ABcCKm0Ii76duyCCSgO4/xZnhtzFY0W6Zk9zh gppwE6iI44yI0DRfxnnVWQ48/y8gD5lr4Fe/moQOGBGAg2LClEJvZI6BTzaXlnNJMBgf D6OQ== X-Gm-Message-State: ABy/qLYebLcoHDT2269ik8f3EIOZBYU0gfRBSrJ9jbOVUMPv+gaBKv0X 15SgQyjicZlV1glqQTW09Pw2Hg== X-Received: by 2002:ac2:5f66:0:b0:4f8:5e8b:5ec8 with SMTP id c6-20020ac25f66000000b004f85e8b5ec8mr6007596lfc.9.1690198801129; Mon, 24 Jul 2023 04:40:01 -0700 (PDT) Received: from [192.168.1.101] (abyl203.neoplus.adsl.tpnet.pl. [83.9.31.203]) by smtp.gmail.com with ESMTPSA id u1-20020ac24c21000000b004fb881e5c23sm2168977lfq.47.2023.07.24.04.39.59 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 24 Jul 2023 04:40:00 -0700 (PDT) From: Konrad Dybcio Date: Mon, 24 Jul 2023 13:39:57 +0200 Subject: [PATCH v2 2/3] pinctrl: qcom: Introduce SM6115 LPI pinctrl driver MIME-Version: 1.0 Message-Id: <20230722-topic-6115_lpasstlmm-v2-2-d4883831a858@linaro.org> References: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> In-Reply-To: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> To: Andy Gross , Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Srinivas Kandagatla , Catalin Marinas , Will Deacon Cc: Marijn Suijten , Konrad Dybcio , linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Konrad Dybcio , Krzysztof Kozlowski X-Mailer: b4 0.12.2 X-Developer-Signature: v=1; a=ed25519-sha256; t=1690198796; l=8504; i=konrad.dybcio@linaro.org; s=20230215; h=from:subject:message-id; bh=Zw8UvjQG3+97GKJdeN+OeSPueUgh+BdXUwb4Ji0YFKg=; b=TNb0hLM5i6dmYFqxva5Xqk6btzWxppIIS76cys2/elCuMeYugzKhdbYVCYlQvqcmj/Me6/ZOC Kejr/X/N3NkCsdxw1kIQ+NhyRvpUb/iekNkxNPQvUTqU+se6OpnzD6m X-Developer-Key: i=konrad.dybcio@linaro.org; a=ed25519; pk=iclgkYvtl2w05SSXO5EjjSYlhFKsJ+5OSZBjOkQuEms= X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1772302907951018851 X-GMAIL-MSGID: 1772302907951018851 Add support for the pin controller block on SM6115's Low Power Island. Reviewed-by: Krzysztof Kozlowski Signed-off-by: Konrad Dybcio --- drivers/pinctrl/qcom/Kconfig | 9 ++ drivers/pinctrl/qcom/Makefile | 1 + drivers/pinctrl/qcom/pinctrl-sm6115-lpass-lpi.c | 175 ++++++++++++++++++++++++ 3 files changed, 185 insertions(+) diff --git a/drivers/pinctrl/qcom/Kconfig b/drivers/pinctrl/qcom/Kconfig index 634c75336983..c6ef38032c05 100644 --- a/drivers/pinctrl/qcom/Kconfig +++ b/drivers/pinctrl/qcom/Kconfig @@ -68,6 +68,15 @@ config PINCTRL_SC7280_LPASS_LPI Qualcomm Technologies Inc LPASS (Low Power Audio SubSystem) LPI (Low Power Island) found on the Qualcomm Technologies Inc SC7280 platform. +config PINCTRL_SM6115_LPASS_LPI + tristate "Qualcomm Technologies Inc SM6115 LPASS LPI pin controller driver" + depends on ARM64 || COMPILE_TEST + depends on PINCTRL_LPASS_LPI + help + This is the pinctrl, pinmux, pinconf and gpiolib driver for the + Qualcomm Technologies Inc LPASS (Low Power Audio SubSystem) LPI + (Low Power Island) found on the Qualcomm Technologies Inc SM6115 platform. + config PINCTRL_SM8250_LPASS_LPI tristate "Qualcomm Technologies Inc SM8250 LPASS LPI pin controller driver" depends on ARM64 || COMPILE_TEST diff --git a/drivers/pinctrl/qcom/Makefile b/drivers/pinctrl/qcom/Makefile index 426ddbf35f32..d1179d8b2c42 100644 --- a/drivers/pinctrl/qcom/Makefile +++ b/drivers/pinctrl/qcom/Makefile @@ -44,6 +44,7 @@ obj-$(CONFIG_PINCTRL_SDX55) += pinctrl-sdx55.o obj-$(CONFIG_PINCTRL_SDX65) += pinctrl-sdx65.o obj-$(CONFIG_PINCTRL_SDX75) += pinctrl-sdx75.o obj-$(CONFIG_PINCTRL_SM6115) += pinctrl-sm6115.o +obj-$(CONFIG_PINCTRL_SM6115_LPASS_LPI) += pinctrl-sm6115-lpass-lpi.o obj-$(CONFIG_PINCTRL_SM6125) += pinctrl-sm6125.o obj-$(CONFIG_PINCTRL_SM6350) += pinctrl-sm6350.o obj-$(CONFIG_PINCTRL_SM6375) += pinctrl-sm6375.o diff --git a/drivers/pinctrl/qcom/pinctrl-sm6115-lpass-lpi.c b/drivers/pinctrl/qcom/pinctrl-sm6115-lpass-lpi.c new file mode 100644 index 000000000000..2b09bf171a2c --- /dev/null +++ b/drivers/pinctrl/qcom/pinctrl-sm6115-lpass-lpi.c @@ -0,0 +1,175 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved. + * Copyright (c) 2020, 2023 Linaro Ltd. + */ + +#include +#include +#include + +#include "pinctrl-lpass-lpi.h" + +enum lpass_lpi_functions { + LPI_MUX_dmic01_clk, + LPI_MUX_dmic01_data, + LPI_MUX_dmic23_clk, + LPI_MUX_dmic23_data, + LPI_MUX_i2s1_clk, + LPI_MUX_i2s1_data, + LPI_MUX_i2s1_ws, + LPI_MUX_i2s2_clk, + LPI_MUX_i2s2_data, + LPI_MUX_i2s2_ws, + LPI_MUX_i2s3_clk, + LPI_MUX_i2s3_data, + LPI_MUX_i2s3_ws, + LPI_MUX_qua_mi2s_data, + LPI_MUX_qua_mi2s_sclk, + LPI_MUX_qua_mi2s_ws, + LPI_MUX_swr_rx_clk, + LPI_MUX_swr_rx_data, + LPI_MUX_swr_tx_clk, + LPI_MUX_swr_tx_data, + LPI_MUX_wsa_mclk, + LPI_MUX_gpio, + LPI_MUX__, +}; + +static int gpio0_pins[] = { 0 }; +static int gpio1_pins[] = { 1 }; +static int gpio2_pins[] = { 2 }; +static int gpio3_pins[] = { 3 }; +static int gpio4_pins[] = { 4 }; +static int gpio5_pins[] = { 5 }; +static int gpio6_pins[] = { 6 }; +static int gpio7_pins[] = { 7 }; +static int gpio8_pins[] = { 8 }; +static int gpio9_pins[] = { 9 }; +static int gpio10_pins[] = { 10 }; +static int gpio11_pins[] = { 11 }; +static int gpio12_pins[] = { 12 }; +static int gpio13_pins[] = { 13 }; +static int gpio14_pins[] = { 14 }; +static int gpio15_pins[] = { 15 }; +static int gpio16_pins[] = { 16 }; +static int gpio17_pins[] = { 17 }; +static int gpio18_pins[] = { 18 }; + +static const struct pinctrl_pin_desc sm6115_lpi_pins[] = { + PINCTRL_PIN(0, "gpio0"), + PINCTRL_PIN(1, "gpio1"), + PINCTRL_PIN(2, "gpio2"), + PINCTRL_PIN(3, "gpio3"), + PINCTRL_PIN(4, "gpio4"), + PINCTRL_PIN(5, "gpio5"), + PINCTRL_PIN(6, "gpio6"), + PINCTRL_PIN(7, "gpio7"), + PINCTRL_PIN(8, "gpio8"), + PINCTRL_PIN(9, "gpio9"), + PINCTRL_PIN(10, "gpio10"), + PINCTRL_PIN(11, "gpio11"), + PINCTRL_PIN(12, "gpio12"), + PINCTRL_PIN(13, "gpio13"), + PINCTRL_PIN(14, "gpio14"), + PINCTRL_PIN(15, "gpio15"), + PINCTRL_PIN(16, "gpio16"), + PINCTRL_PIN(17, "gpio17"), + PINCTRL_PIN(18, "gpio18"), +}; + +static const char * const dmic01_clk_groups[] = { "gpio6" }; +static const char * const dmic01_data_groups[] = { "gpio7" }; +static const char * const dmic23_clk_groups[] = { "gpio8" }; +static const char * const dmic23_data_groups[] = { "gpio9" }; +static const char * const i2s1_clk_groups[] = { "gpio6" }; +static const char * const i2s1_data_groups[] = { "gpio8", "gpio9" }; +static const char * const i2s1_ws_groups[] = { "gpio7" }; +static const char * const i2s2_clk_groups[] = { "gpio10" }; +static const char * const i2s2_data_groups[] = { "gpio12", "gpio13" }; +static const char * const i2s2_ws_groups[] = { "gpio11" }; +static const char * const i2s3_clk_groups[] = { "gpio14" }; +static const char * const i2s3_data_groups[] = { "gpio16", "gpio17" }; +static const char * const i2s3_ws_groups[] = { "gpio15" }; +static const char * const qua_mi2s_data_groups[] = { "gpio2", "gpio3", "gpio4", "gpio5" }; +static const char * const qua_mi2s_sclk_groups[] = { "gpio0" }; +static const char * const qua_mi2s_ws_groups[] = { "gpio1" }; +static const char * const swr_rx_clk_groups[] = { "gpio3" }; +static const char * const swr_rx_data_groups[] = { "gpio4", "gpio5" }; +static const char * const swr_tx_clk_groups[] = { "gpio0" }; +static const char * const swr_tx_data_groups[] = { "gpio1", "gpio2" }; +static const char * const wsa_mclk_groups[] = { "gpio18" }; + +static const struct lpi_pingroup sm6115_groups[] = { + LPI_PINGROUP(0, 0, swr_tx_clk, qua_mi2s_sclk, _, _), + LPI_PINGROUP(1, 2, swr_tx_data, qua_mi2s_ws, _, _), + LPI_PINGROUP(2, 4, swr_tx_data, qua_mi2s_data, _, _), + LPI_PINGROUP(3, 8, swr_rx_clk, qua_mi2s_data, _, _), + LPI_PINGROUP(4, 10, swr_rx_data, qua_mi2s_data, _, _), + LPI_PINGROUP(5, 12, swr_rx_data, _, qua_mi2s_data, _), + LPI_PINGROUP(6, LPI_NO_SLEW, dmic01_clk, i2s1_clk, _, _), + LPI_PINGROUP(7, LPI_NO_SLEW, dmic01_data, i2s1_ws, _, _), + LPI_PINGROUP(8, LPI_NO_SLEW, dmic23_clk, i2s1_data, _, _), + LPI_PINGROUP(9, LPI_NO_SLEW, dmic23_data, i2s1_data, _, _), + LPI_PINGROUP(10, LPI_NO_SLEW, i2s2_clk, _, _, _), + LPI_PINGROUP(11, LPI_NO_SLEW, i2s2_ws, _, _, _), + LPI_PINGROUP(12, LPI_NO_SLEW, _, i2s2_data, _, _), + LPI_PINGROUP(13, LPI_NO_SLEW, _, i2s2_data, _, _), + LPI_PINGROUP(14, LPI_NO_SLEW, i2s3_clk, _, _, _), + LPI_PINGROUP(15, LPI_NO_SLEW, i2s3_ws, _, _, _), + LPI_PINGROUP(16, LPI_NO_SLEW, i2s3_data, _, _, _), + LPI_PINGROUP(17, LPI_NO_SLEW, i2s3_data, _, _, _), + LPI_PINGROUP(18, 14, wsa_mclk, _, _, _), +}; + +static const struct lpi_function sm6115_functions[] = { + LPI_FUNCTION(dmic01_clk), + LPI_FUNCTION(dmic01_data), + LPI_FUNCTION(dmic23_clk), + LPI_FUNCTION(dmic23_data), + LPI_FUNCTION(i2s1_clk), + LPI_FUNCTION(i2s1_data), + LPI_FUNCTION(i2s1_ws), + LPI_FUNCTION(i2s2_clk), + LPI_FUNCTION(i2s2_data), + LPI_FUNCTION(i2s2_ws), + LPI_FUNCTION(i2s3_clk), + LPI_FUNCTION(i2s3_data), + LPI_FUNCTION(i2s3_ws), + LPI_FUNCTION(qua_mi2s_data), + LPI_FUNCTION(qua_mi2s_sclk), + LPI_FUNCTION(qua_mi2s_ws), + LPI_FUNCTION(swr_rx_clk), + LPI_FUNCTION(swr_rx_data), + LPI_FUNCTION(swr_tx_clk), + LPI_FUNCTION(swr_tx_data), + LPI_FUNCTION(wsa_mclk), +}; + +static const struct lpi_pinctrl_variant_data sm6115_lpi_data = { + .pins = sm6115_lpi_pins, + .npins = ARRAY_SIZE(sm6115_lpi_pins), + .groups = sm6115_groups, + .ngroups = ARRAY_SIZE(sm6115_groups), + .functions = sm6115_functions, + .nfunctions = ARRAY_SIZE(sm6115_functions), +}; + +static const struct of_device_id lpi_pinctrl_of_match[] = { + { .compatible = "qcom,sm6115-lpass-lpi-pinctrl", .data = &sm6115_lpi_data }, + { } +}; +MODULE_DEVICE_TABLE(of, lpi_pinctrl_of_match); + +static struct platform_driver lpi_pinctrl_driver = { + .driver = { + .name = "qcom-sm6115-lpass-lpi-pinctrl", + .of_match_table = lpi_pinctrl_of_match, + }, + .probe = lpi_pinctrl_probe, + .remove = lpi_pinctrl_remove, +}; + +module_platform_driver(lpi_pinctrl_driver); +MODULE_DESCRIPTION("QTI SM6115 LPI GPIO pin control driver"); +MODULE_LICENSE("GPL"); From patchwork Mon Jul 24 11:39:58 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Konrad Dybcio X-Patchwork-Id: 124892 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:9010:0:b0:3e4:2afc:c1 with SMTP id l16csp1758248vqg; Mon, 24 Jul 2023 05:17:08 -0700 (PDT) X-Google-Smtp-Source: APBJJlFGsj9VOwQbvZa931EaGyBqPgF1tkaWtWKg3jubH/B2FgT+4wEP8lw7+wdDUSp2nMECiT/D X-Received: by 2002:a05:6a20:3250:b0:125:517c:4f18 with SMTP id hm16-20020a056a20325000b00125517c4f18mr8982910pzc.8.1690201028025; Mon, 24 Jul 2023 05:17:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1690201028; cv=none; d=google.com; s=arc-20160816; b=wbWtnrTiCxr++3J9FSJEcbKfD4rcceby2qXHe1kAiY79lK8QlEZEgUurMlzvXqAvlc 7EPHnxFAM3/g0F2hJOoqTQIWwIAEhVxWvvmgd/dhhM1qIbBYsGr72LI4QhzWZjCw4uxJ 6yK+uDunbo2v0kjSmshClU+e6X1RtnxMHrTuhhBjiTOrlRpm4NG2Ts+gXocks/nHc9Kt QzaXjyKODpQEMEUZ0Fl0+7Wb4On61vgZQ1KGARHtRw8Ktrh6OBAEkxSZVrbY89PtF3iM 7OPsTZG7TXEwqN/VCQ59TLCDn6JMj+wKN2DS4S4d3NNbN8D2Km7AcDwY9Uo145iMn1NO mROA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:in-reply-to:references:message-id :content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=FkaTBeASYu8P0h7GTLxOpD3T0h5M1j1+XIcBVhBejCw=; fh=rYrgspWio4NV6KhLsKeX4Ep8OfUU+vYP8emUrlr+fO8=; b=CJ4eIbCph3eLGPhpLOYS5kimcgY8e7Z+rA7pTXtQSuhvekPU5wVivoe1n/CgewmlYz BkTfnqD/VZ6RRmUgLglbANzXxN+BVmuX2FhDKagzeOhPnU6R1FEAAyxZWWbciR3O+BEe h7Jh2PDXKBqYnDZsPATVONQSapAbSKP5/ObySz4bSXpy2BRU5fcsztlaRZNCyo5EW+Mu /TWAxAS75E9wdwfTZB3FcFgoZoSCZXIxOLPD2hTX+6k0A8CvHxz8891kyilJcWmbxgMJ vaPXByzxx1Kxik0576D83DUtiDJ6ufBDd20vTaBYePaE7kRFk6k0nJPrZrtlLySFwSXn UDRQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=TmpjHofS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id g22-20020a056a001a1600b0068035bb7a40si8913365pfv.366.2023.07.24.05.16.53; Mon, 24 Jul 2023 05:17:08 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=TmpjHofS; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229544AbjGXLkN (ORCPT + 99 others); Mon, 24 Jul 2023 07:40:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57648 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229756AbjGXLkG (ORCPT ); Mon, 24 Jul 2023 07:40:06 -0400 Received: from mail-lf1-x130.google.com (mail-lf1-x130.google.com [IPv6:2a00:1450:4864:20::130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id AD6A3E64 for ; Mon, 24 Jul 2023 04:40:04 -0700 (PDT) Received: by mail-lf1-x130.google.com with SMTP id 2adb3069b0e04-4fba1288bbdso6289020e87.1 for ; Mon, 24 Jul 2023 04:40:04 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1690198803; x=1690803603; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=FkaTBeASYu8P0h7GTLxOpD3T0h5M1j1+XIcBVhBejCw=; b=TmpjHofSYLVfVJNedt0O7I7sIBvRnxc1Ld/aw4IzK8oJs3k6TQXF8h0x4h+POY+/c5 65oVGeD/qaicON/k64VhctooQEsyGkFg/fCGvm458v2BsL/TVXIFz2MSyv0lq18WUFGV +f+jHgcJjKXeQpjXcstCN40yqf/dQ2w2EX1Esmn4CIL4RDreLu8DPei7+SWH/PImHlBz 7di/x8gDopi+o3n1DQkuOO4k1jselKHrCb3ZSCDHRSWWTE76+4Jb4e/hL+2RYaNYEa+A 9pVA6Kz1IwGT33zhWvjCqj7MGgAba9Rv12P11DRocgnHyHxbtg5ZX0RaX8FdP6Ymd/8B JKsw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1690198803; x=1690803603; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=FkaTBeASYu8P0h7GTLxOpD3T0h5M1j1+XIcBVhBejCw=; b=hn/E4xgHBG7Uf2s6IhCvPIg4bbDL6fgGl7z3Yn/y+OI55sZU9t581Fj336zo3qCeNH Q2d4Hzqj0WInn0+3vOgF+BkNY/Gb+dNNLtAW8nRK5OXSpycAkTXGSwTUiCFldEg/GppW 0PRIhaScNrguKeYmPYvfVIm1MZp6YPjgavLmAxQfN0u3K6r6KyrON4/HvrqEMvGGgP0v KgLKLyleJGpMcQ5emE7oHgyDhqPF0MKLGuwcEHFJNCGL1TX00qJrYpXxc0MIM6qeKwtJ zMv0uiZ/PXvQkSgX8BVGVVosnRMDEVeh3Nm2K1O97om1b0+8vEyPkx9E3iSrtBz8Q4hA u7cg== X-Gm-Message-State: ABy/qLaG0P+/wzA4boStxHWo8q6rovn4kI7F707tZJHhQ+4oZKYk0bYd STZn3pbp7SXj5mGlaxbXgjXeUw== X-Received: by 2002:a05:6512:743:b0:4f8:5e21:a3a9 with SMTP id c3-20020a056512074300b004f85e21a3a9mr5070585lfs.45.1690198802939; Mon, 24 Jul 2023 04:40:02 -0700 (PDT) Received: from [192.168.1.101] (abyl203.neoplus.adsl.tpnet.pl. [83.9.31.203]) by smtp.gmail.com with ESMTPSA id u1-20020ac24c21000000b004fb881e5c23sm2168977lfq.47.2023.07.24.04.40.01 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 24 Jul 2023 04:40:02 -0700 (PDT) From: Konrad Dybcio Date: Mon, 24 Jul 2023 13:39:58 +0200 Subject: [PATCH v2 3/3] arm64: defconfig: enable Qualcomm SM6115 LPASS pinctrl MIME-Version: 1.0 Message-Id: <20230722-topic-6115_lpasstlmm-v2-3-d4883831a858@linaro.org> References: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> In-Reply-To: <20230722-topic-6115_lpasstlmm-v2-0-d4883831a858@linaro.org> To: Andy Gross , Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Srinivas Kandagatla , Catalin Marinas , Will Deacon Cc: Marijn Suijten , Konrad Dybcio , linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Konrad Dybcio , Krzysztof Kozlowski X-Mailer: b4 0.12.2 X-Developer-Signature: v=1; a=ed25519-sha256; t=1690198796; l=785; i=konrad.dybcio@linaro.org; s=20230215; h=from:subject:message-id; bh=hEAbD0xgwC03VcKuSXGbzmZXyqv8HA2q8JevzuYpv3w=; b=ERjNz1vReCRC3dDYlHXbQ1VlkzVZzSxXRlX00NBwQDLB98nOU3vnIGSVQIaAATG830boIMcTk Oob798ysbfZB4+1PryOMWbTgpV1CH7GiqFpLjpgmPBME+foFcUyI3S8 X-Developer-Key: i=konrad.dybcio@linaro.org; a=ed25519; pk=iclgkYvtl2w05SSXO5EjjSYlhFKsJ+5OSZBjOkQuEms= X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1772304232720135364 X-GMAIL-MSGID: 1772304232720135364 Enable the Qualcomm SM6115 LPASS TLMM pin controller driver for providing GPIOs/pins for audio block on SM6115 based boards (e.g. QTI RB2). Reviewed-by: Krzysztof Kozlowski Signed-off-by: Konrad Dybcio Acked-by: Linus Walleij --- arch/arm64/configs/defconfig | 1 + 1 file changed, 1 insertion(+) diff --git a/arch/arm64/configs/defconfig b/arch/arm64/configs/defconfig index 6cbf6eb59378..6911101db09e 100644 --- a/arch/arm64/configs/defconfig +++ b/arch/arm64/configs/defconfig @@ -587,6 +587,7 @@ CONFIG_PINCTRL_SDM660=y CONFIG_PINCTRL_SDM670=y CONFIG_PINCTRL_SDM845=y CONFIG_PINCTRL_SM6115=y +CONFIG_PINCTRL_SM6115_LPASS_LPI=m CONFIG_PINCTRL_SM6125=y CONFIG_PINCTRL_SM6350=y CONFIG_PINCTRL_SM6375=y