From patchwork Tue Apr 11 11:37:48 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Li, Pan2 via Gcc-patches" X-Patchwork-Id: 81905 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:b0ea:0:b0:3b6:4342:cba0 with SMTP id b10csp2502491vqo; Tue, 11 Apr 2023 04:38:58 -0700 (PDT) X-Google-Smtp-Source: AKy350bPxGJT04rYOYIo6NmEgVZrQHEVx+XH2vKa0QO4Nb8SLcxn1eUrZdkIF3A/i5YrlWJ2mYD4 X-Received: by 2002:a17:907:7f94:b0:94a:60d8:196c with SMTP id qk20-20020a1709077f9400b0094a60d8196cmr8470902ejc.50.1681213138380; Tue, 11 Apr 2023 04:38:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1681213138; cv=none; d=google.com; s=arc-20160816; b=sAcPKyueLvddlqFGDFHx9yim7TAhhYif4pgeLrizwKYGbbkq5Rar6oEVsR3uYHK5Ul ywAnLISPqnfU9C+hMH/C58pPyMONhOBRTWwpECdwNISuoQBC1mnke3ZXEiuUgb92j11v L0vD4oQfjfOVvWIcQAo/LTxQ+GdRsd3couyC0bOOKoWGtWsp+8l8ZnA15w0/wyxLEFXu Fd8fHiVbJxRoZEO2AFVMpQskEbvyjUWfp8igr8i9szf+zdQ7+ON4f3qjHpv1Ol3FFsqb 1QD8b9XTl6WjWUMQuwTMHPQMDj6X3JJIYWesA8FKwJkkt9yaKP+molypZIaDDkCN5B20 Du4A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:reply-to:from:list-subscribe:list-help:list-post :list-archive:list-unsubscribe:list-id:precedence :content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:dmarc-filter:delivered-to :dkim-signature:dkim-filter; bh=qccdIWyFlVlpZFhHR5AFHuF4LgSDg0VyeVm/NKI8Sgg=; b=pCzK4QgdMbWf5afYltMbqPGYIbUMg9YYjhbyxbkqMf+zrUEVObPTdOFUbwBYiiQlco 0kiImJq8nAXw+D0tc0SQJSRJhaYDQR9eB5hhdEx6vFAi7XmJU59g+0aBNfMF2DlkGB0V rIPEzzXdLeBpMB0AIrcPmOve+pIsJozAIiUADKprcXgSoZCc3AH2+jFMWN9W/AiKE0w3 AGBn9FBGIQ3770yI6kggC/O6gQqhsKlUSeN3LqUrY/aKXLUstLnPwtQvOJFQgT6eEjZ6 9FshO7BhISmmNXAbdKA4/FszM7quSbs/mECUr9K7EPIDLRtE4o6hWLLhSpYjF/eflWmj oZ+A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gcc.gnu.org header.s=default header.b=fvvXjoEu; spf=pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 8.43.85.97 as permitted sender) smtp.mailfrom="gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=gnu.org Received: from sourceware.org (ip-8-43-85-97.sourceware.org. [8.43.85.97]) by mx.google.com with ESMTPS id dk9-20020a170906f0c900b0094aa60e7539si2871149ejb.18.2023.04.11.04.38.58 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 11 Apr 2023 04:38:58 -0700 (PDT) Received-SPF: pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 8.43.85.97 as permitted sender) client-ip=8.43.85.97; Authentication-Results: mx.google.com; dkim=pass header.i=@gcc.gnu.org header.s=default header.b=fvvXjoEu; spf=pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 8.43.85.97 as permitted sender) smtp.mailfrom="gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=gnu.org Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 2D3093858C5F for ; Tue, 11 Apr 2023 11:38:57 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 2D3093858C5F DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gcc.gnu.org; s=default; t=1681213137; bh=qccdIWyFlVlpZFhHR5AFHuF4LgSDg0VyeVm/NKI8Sgg=; h=To:Cc:Subject:Date:In-Reply-To:References:List-Id: List-Unsubscribe:List-Archive:List-Post:List-Help:List-Subscribe: From:Reply-To:From; b=fvvXjoEu7sgeakMyacxPPrZguWgJWQHV7KCsVl/69xAAIwnqVsEweTa9Yq715IcZw x9wP1Pt23eO55WzjkCYBIsngYXor/CycO2o5vdYk26K1rV+lpjySfL4awe2ww0OjA/ 8oNCSl+RlfX0u3WhupsuAeLtk6OPT7ZCmfnJy6pE= X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from mga01.intel.com (mga01.intel.com [192.55.52.88]) by sourceware.org (Postfix) with ESMTPS id EFF023858D20 for ; Tue, 11 Apr 2023 11:38:09 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org EFF023858D20 X-IronPort-AV: E=McAfee;i="6600,9927,10676"; a="371443149" X-IronPort-AV: E=Sophos;i="5.98,336,1673942400"; d="scan'208";a="371443149" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by fmsmga101.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Apr 2023 04:38:08 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10676"; a="1018342306" X-IronPort-AV: E=Sophos;i="5.98,336,1673942400"; d="scan'208";a="1018342306" Received: from shvmail02.sh.intel.com ([10.239.244.9]) by fmsmga005.fm.intel.com with ESMTP; 11 Apr 2023 04:38:07 -0700 Received: from yanzhang-dev.sh.intel.com (yanzhang-dev.sh.intel.com [10.239.82.176]) by shvmail02.sh.intel.com (Postfix) with ESMTP id 486631005805; Tue, 11 Apr 2023 19:38:06 +0800 (CST) To: gcc-patches@gcc.gnu.org Cc: juzhe.zhong@rivai.ai, kito.cheng@sifive.com, pan2.li@intel.com, yanzhang.wang@intel.com Subject: [PATCH v5] RISC-V: Fix regression of -fzero-call-used-regs=all Date: Tue, 11 Apr 2023 19:37:48 +0800 Message-Id: <20230411113748.1283643-1-yanzhang.wang@intel.com> X-Mailer: git-send-email 2.39.2 In-Reply-To: <20230406133441.1944365-1-yanzhang.wang@intel.com> References: <20230406133441.1944365-1-yanzhang.wang@intel.com> MIME-Version: 1.0 X-Spam-Status: No, score=-11.6 required=5.0 tests=BAYES_00, DKIMWL_WL_HIGH, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, GIT_PATCH_0, KAM_SHORT, RCVD_IN_MSPIKE_H3, RCVD_IN_MSPIKE_WL, SPF_HELO_NONE, SPF_NONE, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-Patchwork-Original-From: "yanzhang.wang--- via Gcc-patches" From: "Li, Pan2 via Gcc-patches" Reply-To: yanzhang.wang@intel.com Errors-To: gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org Sender: "Gcc-patches" X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1762434352748316862?= X-GMAIL-MSGID: =?utf-8?q?1762879747837340497?= From: Yanzhang Wang This patch registers a riscv specific function to TARGET_ZERO_CALL_USED_REGS instead of default in targhooks.cc. It will clean gpr and vector relevant registers. PR 109104 gcc/ChangeLog: * config/riscv/riscv-protos.h (emit_hard_vlmax_vsetvl): * config/riscv/riscv-v.cc (emit_hard_vlmax_vsetvl): (emit_vlmax_vsetvl): * config/riscv/riscv.cc (vector_zero_call_used_regs): (riscv_zero_call_used_regs): (TARGET_ZERO_CALL_USED_REGS): gcc/testsuite/ChangeLog: * gcc.target/riscv/zero-scratch-regs-1.c: New test. * gcc.target/riscv/zero-scratch-regs-2.c: New test. * gcc.target/riscv/zero-scratch-regs-3.c: New test. Signed-off-by: Yanzhang Wang Co-authored-by: Pan Li Co-authored-by: Ju-Zhe Zhong Co-authored-by: Kito Cheng --- gcc/config/riscv/riscv-protos.h | 1 + gcc/config/riscv/riscv-v.cc | 15 +++- gcc/config/riscv/riscv.cc | 75 +++++++++++++++++++ .../gcc.target/riscv/zero-scratch-regs-1.c | 9 +++ .../gcc.target/riscv/zero-scratch-regs-2.c | 24 ++++++ .../gcc.target/riscv/zero-scratch-regs-3.c | 57 ++++++++++++++ 6 files changed, 178 insertions(+), 3 deletions(-) create mode 100644 gcc/testsuite/gcc.target/riscv/zero-scratch-regs-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/zero-scratch-regs-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/zero-scratch-regs-3.c diff --git a/gcc/config/riscv/riscv-protos.h b/gcc/config/riscv/riscv-protos.h index 4611447ddde..5244e8dcbf0 100644 --- a/gcc/config/riscv/riscv-protos.h +++ b/gcc/config/riscv/riscv-protos.h @@ -159,6 +159,7 @@ bool check_builtin_call (location_t, vec, unsigned int, bool const_vec_all_same_in_range_p (rtx, HOST_WIDE_INT, HOST_WIDE_INT); bool legitimize_move (rtx, rtx, machine_mode); void emit_vlmax_vsetvl (machine_mode, rtx); +void emit_hard_vlmax_vsetvl (machine_mode, rtx); void emit_vlmax_op (unsigned, rtx, rtx, machine_mode); void emit_vlmax_op (unsigned, rtx, rtx, rtx, machine_mode); void emit_nonvlmax_op (unsigned, rtx, rtx, rtx, machine_mode); diff --git a/gcc/config/riscv/riscv-v.cc b/gcc/config/riscv/riscv-v.cc index 2e91d019f6c..392f5d02e17 100644 --- a/gcc/config/riscv/riscv-v.cc +++ b/gcc/config/riscv/riscv-v.cc @@ -118,6 +118,17 @@ const_vec_all_same_in_range_p (rtx x, HOST_WIDE_INT minval, && IN_RANGE (INTVAL (elt), minval, maxval)); } +/* Emit a vlmax vsetvl instruction. This should only be used when + optimization is disabled or after vsetvl insertion pass. */ +void +emit_hard_vlmax_vsetvl (machine_mode vmode, rtx vl) +{ + unsigned int sew = get_sew (vmode); + emit_insn (gen_vsetvl (Pmode, vl, RVV_VLMAX, gen_int_mode (sew, Pmode), + gen_int_mode (get_vlmul (vmode), Pmode), const0_rtx, + const0_rtx)); +} + void emit_vlmax_vsetvl (machine_mode vmode, rtx vl) { @@ -126,9 +137,7 @@ emit_vlmax_vsetvl (machine_mode vmode, rtx vl) unsigned int ratio = calculate_ratio (sew, vlmul); if (!optimize) - emit_insn (gen_vsetvl (Pmode, vl, RVV_VLMAX, gen_int_mode (sew, Pmode), - gen_int_mode (get_vlmul (vmode), Pmode), const0_rtx, - const0_rtx)); + emit_hard_vlmax_vsetvl (vmode, vl); else emit_insn (gen_vlmax_avl (Pmode, vl, gen_int_mode (ratio, Pmode))); } diff --git a/gcc/config/riscv/riscv.cc b/gcc/config/riscv/riscv.cc index 5f542932d13..a9c9e1aa32b 100644 --- a/gcc/config/riscv/riscv.cc +++ b/gcc/config/riscv/riscv.cc @@ -7066,6 +7066,78 @@ riscv_shamt_matches_mask_p (int shamt, HOST_WIDE_INT mask) return shamt == ctz_hwi (mask); } +HARD_REG_SET +vector_zero_call_used_regs (HARD_REG_SET need_zeroed_hardregs) +{ + HARD_REG_SET zeroed_hardregs; + CLEAR_HARD_REG_SET (zeroed_hardregs); + + /* Find a register to hold vl. */ + unsigned vl_regno = INVALID_REGNUM; + /* Skip the first GPR, otherwise the existing vl is kept due to the same + between vl and avl. */ + for (unsigned regno = GP_REG_FIRST + 1; regno <= GP_REG_LAST; regno++) + { + if (TEST_HARD_REG_BIT (need_zeroed_hardregs, regno)) + { + vl_regno = regno; + break; + } + } + + if (vl_regno > GP_REG_LAST) + sorry ("cannot allocate vl register for %qs on this target", + "-fzero-call-used-regs"); + + /* Vector configurations need not be saved and restored here. The + -fzero-call-used-regs=* option will zero all vector registers and + return. So there's no vector operations between them. */ + + bool emitted_vlmax_vsetvl = false; + rtx vl = gen_rtx_REG (Pmode, vl_regno); /* vl is VLMAX. */ + for (unsigned regno = V_REG_FIRST; regno <= V_REG_LAST; ++regno) + { + if (TEST_HARD_REG_BIT (need_zeroed_hardregs, regno)) + { + rtx target = regno_reg_rtx[regno]; + machine_mode mode = GET_MODE (target); + poly_uint16 nunits = GET_MODE_NUNITS (mode); + machine_mode mask_mode = riscv_vector::get_vector_mode (BImode, + nunits) + .require (); + + if (!emitted_vlmax_vsetvl) + { + riscv_vector::emit_hard_vlmax_vsetvl (mode, vl); + emitted_vlmax_vsetvl = true; + } + + riscv_vector::emit_vlmax_op (code_for_pred_mov (mode), target, + CONST0_RTX (mode), vl, mask_mode); + + SET_HARD_REG_BIT (zeroed_hardregs, regno); + } + } + + return zeroed_hardregs; +} + +/* Generate a sequence of instructions that zero registers specified by + NEED_ZEROED_HARDREGS. Return the ZEROED_HARDREGS that are actually + zeroed. */ +HARD_REG_SET +riscv_zero_call_used_regs (HARD_REG_SET need_zeroed_hardregs) +{ + HARD_REG_SET zeroed_hardregs; + CLEAR_HARD_REG_SET (zeroed_hardregs); + + if (TARGET_VECTOR) + zeroed_hardregs |= vector_zero_call_used_regs (need_zeroed_hardregs); + + return zeroed_hardregs | default_zero_call_used_regs (need_zeroed_hardregs + & ~zeroed_hardregs); +} + /* Initialize the GCC target structure. */ #undef TARGET_ASM_ALIGNED_HI_OP #define TARGET_ASM_ALIGNED_HI_OP "\t.half\t" @@ -7317,6 +7389,9 @@ riscv_shamt_matches_mask_p (int shamt, HOST_WIDE_INT mask) #undef TARGET_DWARF_POLY_INDETERMINATE_VALUE #define TARGET_DWARF_POLY_INDETERMINATE_VALUE riscv_dwarf_poly_indeterminate_value +#undef TARGET_ZERO_CALL_USED_REGS +#define TARGET_ZERO_CALL_USED_REGS riscv_zero_call_used_regs + struct gcc_target targetm = TARGET_INITIALIZER; #include "gt-riscv.h" diff --git a/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-1.c b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-1.c new file mode 100644 index 00000000000..41d94ab921a --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-1.c @@ -0,0 +1,9 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64 -O2 -fzero-call-used-regs=used -fno-stack-protector -fno-PIC" } */ + +void +foo (void) +{ +} + +/* { dg-final { scan-assembler-not "li\t" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-2.c b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-2.c new file mode 100644 index 00000000000..9161dd3d4ec --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-2.c @@ -0,0 +1,24 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64 -O2 -fzero-call-used-regs=all-gpr" } */ + +void +foo (void) +{ +} + +/* { dg-final { scan-assembler-not "vsetvli" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t0,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t1,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t2,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a0,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a1,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a2,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a3,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a4,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a5,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a6,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a7,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t3,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t4,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t5,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t6,0" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-3.c b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-3.c new file mode 100644 index 00000000000..824fe9e548f --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/zero-scratch-regs-3.c @@ -0,0 +1,57 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64 -O2 -fzero-call-used-regs=all" } */ + +void +foo (void) +{ +} + +/* { dg-final { scan-assembler "vsetvli\[ \t\]*t0,zero,e32,m1,tu,mu" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v0,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v1,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v2,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v3,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v4,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v5,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v6,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v7,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v8,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v9,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v10,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v11,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v12,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v13,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v14,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v15,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v16,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v17,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v18,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v19,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v20,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v21,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v22,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v23,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v24,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v25,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v26,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v27,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v28,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v29,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v30,0" } } */ +/* { dg-final { scan-assembler "vmv.v.i\[ \t\]*v31,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t0,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t1,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t2,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a0,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a1,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a2,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a3,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a4,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a5,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a6,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*a7,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t3,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t4,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t5,0" } } */ +/* { dg-final { scan-assembler "li\[ \t\]*t6,0" } } */ +/* { dg-final { scan-assembler "fmv.d.x\[ \t\]*ft0,zero" } } */