From patchwork Fri Feb 3 23:22:40 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "juzhe.zhong@rivai.ai" X-Patchwork-Id: 52704 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:adf:eb09:0:0:0:0:0 with SMTP id s9csp1106526wrn; Fri, 3 Feb 2023 15:23:29 -0800 (PST) X-Google-Smtp-Source: AK7set9PvwyKJbuZu7s+/lbir7FGViR6RNrbxgJMY/StrYMfD4z+u1Or/K7ZlKtROBKjUsP85F3I X-Received: by 2002:a17:907:6d96:b0:88d:ba89:183c with SMTP id sb22-20020a1709076d9600b0088dba89183cmr8484111ejc.13.1675466609306; Fri, 03 Feb 2023 15:23:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1675466609; cv=none; d=google.com; s=arc-20160816; b=Qm1imRIUjmlq7PWxSIUoaPWnKAjw/zvnAZDk8EGwBUo/oXMz54d5nZ4Cs7uR1J7mQg GDM8hVEPqWTZB6yyXAvYh7Ck9E+0TWqLXuDaEX5eLSDYf3lUiNmFwn3VTT2831FaSR1F 3sBi+KVDj+GnL6QK4YDvccYW9YIrQ90OAaSjKe58zKhlnCCYY5JLjRXdgk6ik554zzGu /PzLdKqxPRDvMZVbw0T4lt0/7qlzmNlGZDgpvQiey0atH8Td+exzxBXj4r9LuZBK9CAg sCQEzUKeRniEnm/9cMXLNp5rOYBmXfdNKqmp05cM+amysAuCAxPmy28CeH0FDMkN/Nh/ szYQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:feedback-id :content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:dmarc-filter:delivered-to; bh=D2hSXrrlTpO1Opqs9d1Dteg7Ms7n1CBsnPvTni23+ic=; b=V2tDp/rtyo8Xoz0aEKgdm996fY714Cawj1pGkP0rLBlLMO8wqA9dUe2xScsPEdSBoG MsmObU5pEsvoBW+mfqdSG/h5W20izGBmNaa8x+lOUHzSWkJBI93UeLxdFz+McmeNJY5i dkeeowA7HPuUQPT3yBbTyyXX7ltT1rLcI/b69iQlOwdkLqv/4q6l7ClPZ5YuJRl/bV1B 69tzJT80BOPl9f+wzO97S8C2YgoEmrs2txPeGAbcSoArJDYP0d1Hfr5Cb8cbl3fqbOOL 7s2Wg8I0iD9kc14Xjh8opjsYCVgvy1VRNXyzqqkXxfnTzIuDgX01cXyghrmQrszS86M1 H9YA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 2620:52:3:1:0:246e:9693:128c as permitted sender) smtp.mailfrom="gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org" Received: from sourceware.org (server2.sourceware.org. [2620:52:3:1:0:246e:9693:128c]) by mx.google.com with ESMTPS id uo32-20020a170907cc2000b0087cc469b193si4291611ejc.836.2023.02.03.15.23.28 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Feb 2023 15:23:29 -0800 (PST) Received-SPF: pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 2620:52:3:1:0:246e:9693:128c as permitted sender) client-ip=2620:52:3:1:0:246e:9693:128c; Authentication-Results: mx.google.com; spf=pass (google.com: domain of gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org designates 2620:52:3:1:0:246e:9693:128c as permitted sender) smtp.mailfrom="gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org" Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 1FF9C385703F for ; Fri, 3 Feb 2023 23:23:22 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from smtpbgau2.qq.com (smtpbgau2.qq.com [54.206.34.216]) by sourceware.org (Postfix) with ESMTPS id A6E9F3858C52 for ; Fri, 3 Feb 2023 23:22:48 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org A6E9F3858C52 Authentication-Results: sourceware.org; dmarc=none (p=none dis=none) header.from=rivai.ai Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=rivai.ai X-QQ-mid: bizesmtp64t1675466562tahrg02l Received: from server1.localdomain ( [58.60.1.22]) by bizesmtp.qq.com (ESMTP) with id ; Sat, 04 Feb 2023 07:22:42 +0800 (CST) X-QQ-SSF: 01400000000000E0L000000A0000000 X-QQ-FEAT: UGyPqWPk7AossrjZDpoYJfXw/kobwMulEGMsgWEE8uIDaq6RuGZ/nnLSKk+Wr wuZo+9NxrjQTpBiUbhbOHJFiE0BY7L/5X/OPjGfRxCl8fa/uVs8BX6rhoB2NVNeCjbsz2Ru 2AHcJpoHVeq0IpJvVvU6Bbw8VXCza2iZHdNsBvG0DZZZ+DINHJ9zgbgpIBvMfTLsEFZBUDD DYVzmGguRJJWyQjLiE+Z/kHZDVdwzfzzEA84NqBFYxVk5WJ6lCQbrHF8OmcjnAL+BB+Qvl2 PobnU/yq/tR1zb4R0e2PREPaxOsxcetmWNHSpfaUVNfVD+Jbb+cqoUrKNEqlbGUtBq1QDel ZIX/5tSaQbkfCG8rCDLcKEG/uBzm4TDb60NxvMxLWBF4QevQkSCtVfskKRUuw== X-QQ-GoodBg: 2 From: juzhe.zhong@rivai.ai To: gcc-patches@gcc.gnu.org Cc: kito.cheng@gmail.com, Ju-Zhe Zhong Subject: [PATCH] RISC-V: Add vnot.v C API tests Date: Sat, 4 Feb 2023 07:22:40 +0800 Message-Id: <20230203232240.224110-1-juzhe.zhong@rivai.ai> X-Mailer: git-send-email 2.36.1 MIME-Version: 1.0 X-QQ-SENDSIZE: 520 Feedback-ID: bizesmtp:rivai.ai:qybglogicsvr:qybglogicsvr7 X-Spam-Status: No, score=-10.9 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_STATUS, KAM_SHORT, RCVD_IN_BARRACUDACENTRAL, RCVD_IN_DNSWL_NONE, RCVD_IN_MSPIKE_H2, SPF_HELO_PASS, SPF_PASS, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+ouuuleilei=gmail.com@gcc.gnu.org Sender: "Gcc-patches" X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1756854075517413468?= X-GMAIL-MSGID: =?utf-8?q?1756854075517413468?= From: Ju-Zhe Zhong gcc/testsuite/ChangeLog: * gcc.target/riscv/rvv/base/vnot_v-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v-3.c: New test. * gcc.target/riscv/rvv/base/vnot_v_m-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v_m-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v_m-3.c: New test. * gcc.target/riscv/rvv/base/vnot_v_mu-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v_mu-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v_mu-3.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tu-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tu-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tu-3.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tum-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tum-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tum-3.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tumu-1.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tumu-2.c: New test. * gcc.target/riscv/rvv/base/vnot_v_tumu-3.c: New test. --- .../gcc.target/riscv/rvv/base/vnot_v-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v-3.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_m-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_m-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_m-3.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_mu-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_mu-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_mu-3.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tu-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tu-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tu-3.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tum-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tum-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tum-3.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tumu-1.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tumu-2.c | 160 ++++++++++++++++++ .../gcc.target/riscv/rvv/base/vnot_v_tumu-3.c | 160 ++++++++++++++++++ 18 files changed, 2880 insertions(+) create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-3.c diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-1.c new file mode 100644 index 00000000000..82bd70e5fda --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8(vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8(op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4(vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4(op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2(vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2(op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1(vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1(op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2(vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2(op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4(vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4(op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8(vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8(op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4(vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4(op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2(vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2(op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1(vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1(op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2(vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2(op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4(vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4(op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8(vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8(op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2(vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2(op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1(vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1(op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2(vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2(op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4(vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4(op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8(vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8(op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1(vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1(op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2(vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2(op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4(vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4(op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8(vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8(op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-2.c new file mode 100644 index 00000000000..cc6aea7dcfc --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8(vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8(op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4(vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4(op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2(vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2(op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1(vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1(op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2(vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2(op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4(vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4(op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8(vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8(op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4(vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4(op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2(vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2(op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1(vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1(op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2(vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2(op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4(vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4(op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8(vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8(op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2(vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2(op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1(vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1(op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2(vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2(op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4(vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4(op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8(vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8(op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1(vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1(op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2(vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2(op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4(vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4(op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8(vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8(op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-3.c new file mode 100644 index 00000000000..e18ff42a03a --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8(vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8(op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4(vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4(op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2(vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2(op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1(vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1(op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2(vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2(op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4(vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4(op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8(vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8(op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4(vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4(op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2(vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2(op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1(vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1(op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2(vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2(op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4(vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4(op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8(vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8(op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2(vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2(op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1(vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1(op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2(vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2(op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4(vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4(op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8(vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8(op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1(vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1(op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2(vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2(op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4(vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4(op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8(vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8(op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-1.c new file mode 100644 index 00000000000..87e187aaaf3 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_m(vbool64_t mask,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_m(mask,op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_m(vbool32_t mask,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_m(mask,op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_m(vbool16_t mask,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_m(mask,op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_m(vbool8_t mask,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_m(mask,op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_m(vbool4_t mask,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_m(mask,op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_m(vbool2_t mask,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_m(mask,op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_m(vbool1_t mask,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_m(mask,op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_m(vbool64_t mask,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_m(mask,op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_m(vbool32_t mask,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_m(mask,op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_m(vbool16_t mask,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_m(mask,op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_m(vbool8_t mask,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_m(mask,op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_m(vbool4_t mask,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_m(mask,op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_m(vbool2_t mask,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_m(mask,op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_m(vbool64_t mask,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_m(mask,op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_m(vbool32_t mask,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_m(mask,op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_m(vbool16_t mask,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_m(mask,op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_m(vbool8_t mask,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_m(mask,op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_m(vbool4_t mask,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_m(mask,op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_m(vbool64_t mask,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_m(mask,op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_m(vbool32_t mask,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_m(mask,op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_m(vbool16_t mask,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_m(mask,op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_m(vbool8_t mask,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_m(mask,op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-2.c new file mode 100644 index 00000000000..52d1a886a47 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_m(vbool64_t mask,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_m(mask,op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_m(vbool32_t mask,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_m(mask,op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_m(vbool16_t mask,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_m(mask,op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_m(vbool8_t mask,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_m(mask,op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_m(vbool4_t mask,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_m(mask,op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_m(vbool2_t mask,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_m(mask,op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_m(vbool1_t mask,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_m(mask,op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_m(vbool64_t mask,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_m(mask,op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_m(vbool32_t mask,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_m(mask,op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_m(vbool16_t mask,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_m(mask,op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_m(vbool8_t mask,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_m(mask,op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_m(vbool4_t mask,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_m(mask,op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_m(vbool2_t mask,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_m(mask,op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_m(vbool64_t mask,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_m(mask,op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_m(vbool32_t mask,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_m(mask,op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_m(vbool16_t mask,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_m(mask,op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_m(vbool8_t mask,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_m(mask,op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_m(vbool4_t mask,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_m(mask,op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_m(vbool64_t mask,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_m(mask,op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_m(vbool32_t mask,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_m(mask,op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_m(vbool16_t mask,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_m(mask,op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_m(vbool8_t mask,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_m(mask,op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-3.c new file mode 100644 index 00000000000..53098d58014 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_m-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_m(vbool64_t mask,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_m(mask,op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_m(vbool32_t mask,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_m(mask,op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_m(vbool16_t mask,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_m(mask,op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_m(vbool8_t mask,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_m(mask,op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_m(vbool4_t mask,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_m(mask,op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_m(vbool2_t mask,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_m(mask,op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_m(vbool1_t mask,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_m(mask,op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_m(vbool64_t mask,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_m(mask,op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_m(vbool32_t mask,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_m(mask,op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_m(vbool16_t mask,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_m(mask,op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_m(vbool8_t mask,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_m(mask,op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_m(vbool4_t mask,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_m(mask,op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_m(vbool2_t mask,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_m(mask,op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_m(vbool64_t mask,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_m(mask,op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_m(vbool32_t mask,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_m(mask,op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_m(vbool16_t mask,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_m(mask,op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_m(vbool8_t mask,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_m(mask,op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_m(vbool4_t mask,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_m(mask,op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_m(vbool64_t mask,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_m(mask,op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_m(vbool32_t mask,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_m(mask,op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_m(vbool16_t mask,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_m(mask,op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_m(vbool8_t mask,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_m(mask,op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-1.c new file mode 100644 index 00000000000..6ca088f7e7a --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_mu(mask,merge,op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_mu(mask,merge,op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_mu(mask,merge,op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_mu(mask,merge,op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_mu(mask,merge,op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_mu(mask,merge,op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_mu(mask,merge,op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_mu(mask,merge,op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_mu(mask,merge,op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_mu(mask,merge,op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_mu(mask,merge,op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_mu(mask,merge,op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_mu(mask,merge,op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_mu(mask,merge,op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_mu(mask,merge,op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_mu(mask,merge,op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_mu(mask,merge,op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_mu(mask,merge,op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_mu(mask,merge,op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_mu(mask,merge,op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_mu(mask,merge,op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_mu(mask,merge,op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-2.c new file mode 100644 index 00000000000..bbd9e2f11f2 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_mu(mask,merge,op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_mu(mask,merge,op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_mu(mask,merge,op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_mu(mask,merge,op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_mu(mask,merge,op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_mu(mask,merge,op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_mu(mask,merge,op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_mu(mask,merge,op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_mu(mask,merge,op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_mu(mask,merge,op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_mu(mask,merge,op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_mu(mask,merge,op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_mu(mask,merge,op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_mu(mask,merge,op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_mu(mask,merge,op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_mu(mask,merge,op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_mu(mask,merge,op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_mu(mask,merge,op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_mu(mask,merge,op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_mu(mask,merge,op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_mu(mask,merge,op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_mu(mask,merge,op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-3.c new file mode 100644 index 00000000000..7325d5299cd --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_mu-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_mu(mask,merge,op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_mu(mask,merge,op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_mu(mask,merge,op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_mu(mask,merge,op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_mu(mask,merge,op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_mu(mask,merge,op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_mu(mask,merge,op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_mu(mask,merge,op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_mu(mask,merge,op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_mu(mask,merge,op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_mu(mask,merge,op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_mu(mask,merge,op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_mu(mask,merge,op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_mu(mask,merge,op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_mu(mask,merge,op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_mu(mask,merge,op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_mu(mask,merge,op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_mu(mask,merge,op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_mu(mask,merge,op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_mu(mask,merge,op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_mu(mask,merge,op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_mu(mask,merge,op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-1.c new file mode 100644 index 00000000000..35e8981c3b2 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tu(merge,op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tu(merge,op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tu(merge,op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tu(vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tu(merge,op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tu(vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tu(merge,op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tu(vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tu(merge,op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tu(vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tu(merge,op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tu(merge,op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tu(merge,op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tu(vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tu(merge,op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tu(vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tu(merge,op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tu(vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tu(merge,op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tu(vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tu(merge,op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tu(merge,op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tu(vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tu(merge,op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tu(vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tu(merge,op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tu(vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tu(merge,op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tu(vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tu(merge,op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tu(vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tu(merge,op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tu(vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tu(merge,op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tu(vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tu(merge,op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tu(vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tu(merge,op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-2.c new file mode 100644 index 00000000000..7a28ef0829e --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tu(merge,op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tu(merge,op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tu(merge,op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tu(vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tu(merge,op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tu(vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tu(merge,op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tu(vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tu(merge,op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tu(vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tu(merge,op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tu(merge,op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tu(merge,op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tu(vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tu(merge,op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tu(vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tu(merge,op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tu(vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tu(merge,op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tu(vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tu(merge,op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tu(merge,op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tu(vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tu(merge,op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tu(vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tu(merge,op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tu(vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tu(merge,op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tu(vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tu(merge,op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tu(vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tu(merge,op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tu(vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tu(merge,op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tu(vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tu(merge,op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tu(vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tu(merge,op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-3.c new file mode 100644 index 00000000000..204b0884ab5 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tu-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tu(merge,op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tu(merge,op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tu(merge,op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tu(vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tu(merge,op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tu(vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tu(merge,op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tu(vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tu(merge,op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tu(vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tu(merge,op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tu(merge,op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tu(merge,op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tu(vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tu(merge,op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tu(vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tu(merge,op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tu(vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tu(merge,op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tu(vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tu(merge,op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tu(merge,op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tu(vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tu(merge,op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tu(vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tu(merge,op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tu(vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tu(merge,op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tu(vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tu(merge,op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tu(vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tu(merge,op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tu(vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tu(merge,op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tu(vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tu(merge,op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tu(vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tu(merge,op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-1.c new file mode 100644 index 00000000000..8cd42b2c118 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tum(mask,merge,op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tum(mask,merge,op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tum(mask,merge,op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tum(mask,merge,op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tum(mask,merge,op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tum(mask,merge,op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tum(mask,merge,op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tum(mask,merge,op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tum(mask,merge,op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tum(mask,merge,op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tum(mask,merge,op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tum(mask,merge,op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tum(mask,merge,op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tum(mask,merge,op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tum(mask,merge,op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tum(mask,merge,op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tum(mask,merge,op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tum(mask,merge,op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tum(mask,merge,op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tum(mask,merge,op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tum(mask,merge,op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tum(mask,merge,op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-2.c new file mode 100644 index 00000000000..2cfd9b0f075 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tum(mask,merge,op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tum(mask,merge,op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tum(mask,merge,op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tum(mask,merge,op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tum(mask,merge,op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tum(mask,merge,op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tum(mask,merge,op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tum(mask,merge,op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tum(mask,merge,op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tum(mask,merge,op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tum(mask,merge,op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tum(mask,merge,op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tum(mask,merge,op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tum(mask,merge,op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tum(mask,merge,op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tum(mask,merge,op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tum(mask,merge,op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tum(mask,merge,op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tum(mask,merge,op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tum(mask,merge,op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tum(mask,merge,op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tum(mask,merge,op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-3.c new file mode 100644 index 00000000000..a374c3932ff --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tum-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tum(mask,merge,op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tum(mask,merge,op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tum(mask,merge,op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tum(mask,merge,op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tum(mask,merge,op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tum(mask,merge,op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tum(mask,merge,op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tum(mask,merge,op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tum(mask,merge,op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tum(mask,merge,op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tum(mask,merge,op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tum(mask,merge,op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tum(mask,merge,op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tum(mask,merge,op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tum(mask,merge,op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tum(mask,merge,op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tum(mask,merge,op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tum(mask,merge,op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tum(mask,merge,op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tum(mask,merge,op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tum(mask,merge,op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tum(mask,merge,op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-1.c new file mode 100644 index 00000000000..bd118dd9744 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-1.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tumu(mask,merge,op1,vl); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tumu(mask,merge,op1,vl); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tumu(mask,merge,op1,vl); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tumu(mask,merge,op1,vl); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tumu(mask,merge,op1,vl); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tumu(mask,merge,op1,vl); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tumu(mask,merge,op1,vl); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tumu(mask,merge,op1,vl); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tumu(mask,merge,op1,vl); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tumu(mask,merge,op1,vl); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tumu(mask,merge,op1,vl); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tumu(mask,merge,op1,vl); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tumu(mask,merge,op1,vl); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tumu(mask,merge,op1,vl); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tumu(mask,merge,op1,vl); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tumu(mask,merge,op1,vl); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tumu(mask,merge,op1,vl); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tumu(mask,merge,op1,vl); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tumu(mask,merge,op1,vl); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tumu(mask,merge,op1,vl); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tumu(mask,merge,op1,vl); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tumu(mask,merge,op1,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-2.c new file mode 100644 index 00000000000..a18406a9c88 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-2.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tumu(mask,merge,op1,31); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tumu(mask,merge,op1,31); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tumu(mask,merge,op1,31); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tumu(mask,merge,op1,31); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tumu(mask,merge,op1,31); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tumu(mask,merge,op1,31); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tumu(mask,merge,op1,31); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tumu(mask,merge,op1,31); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tumu(mask,merge,op1,31); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tumu(mask,merge,op1,31); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tumu(mask,merge,op1,31); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tumu(mask,merge,op1,31); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tumu(mask,merge,op1,31); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tumu(mask,merge,op1,31); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tumu(mask,merge,op1,31); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tumu(mask,merge,op1,31); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tumu(mask,merge,op1,31); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tumu(mask,merge,op1,31); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tumu(mask,merge,op1,31); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tumu(mask,merge,op1,31); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tumu(mask,merge,op1,31); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tumu(mask,merge,op1,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-3.c new file mode 100644 index 00000000000..7418913af0a --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vnot_v_tumu-3.c @@ -0,0 +1,160 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vnot_v_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf8_tumu(mask,merge,op1,32); +} + + +vint8mf4_t test___riscv_vnot_v_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf4_tumu(mask,merge,op1,32); +} + + +vint8mf2_t test___riscv_vnot_v_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8mf2_tumu(mask,merge,op1,32); +} + + +vint8m1_t test___riscv_vnot_v_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m1_tumu(mask,merge,op1,32); +} + + +vint8m2_t test___riscv_vnot_v_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m2_tumu(mask,merge,op1,32); +} + + +vint8m4_t test___riscv_vnot_v_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m4_tumu(mask,merge,op1,32); +} + + +vint8m8_t test___riscv_vnot_v_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i8m8_tumu(mask,merge,op1,32); +} + + +vint16mf4_t test___riscv_vnot_v_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf4_tumu(mask,merge,op1,32); +} + + +vint16mf2_t test___riscv_vnot_v_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16mf2_tumu(mask,merge,op1,32); +} + + +vint16m1_t test___riscv_vnot_v_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m1_tumu(mask,merge,op1,32); +} + + +vint16m2_t test___riscv_vnot_v_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m2_tumu(mask,merge,op1,32); +} + + +vint16m4_t test___riscv_vnot_v_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m4_tumu(mask,merge,op1,32); +} + + +vint16m8_t test___riscv_vnot_v_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i16m8_tumu(mask,merge,op1,32); +} + + +vint32mf2_t test___riscv_vnot_v_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32mf2_tumu(mask,merge,op1,32); +} + + +vint32m1_t test___riscv_vnot_v_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m1_tumu(mask,merge,op1,32); +} + + +vint32m2_t test___riscv_vnot_v_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m2_tumu(mask,merge,op1,32); +} + + +vint32m4_t test___riscv_vnot_v_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m4_tumu(mask,merge,op1,32); +} + + +vint32m8_t test___riscv_vnot_v_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i32m8_tumu(mask,merge,op1,32); +} + + +vint64m1_t test___riscv_vnot_v_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m1_tumu(mask,merge,op1,32); +} + + +vint64m2_t test___riscv_vnot_v_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m2_tumu(mask,merge,op1,32); +} + + +vint64m4_t test___riscv_vnot_v_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m4_tumu(mask,merge,op1,32); +} + + +vint64m8_t test___riscv_vnot_v_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t vl) +{ + return __riscv_vnot_v_i64m8_tumu(mask,merge,op1,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vnot\.v\s+v[0-9]+,\s*v[0-9]+,\s*v0.t} 1 } } */