[v3,3/3] PCI/ASPM: Fix L1SS parameters & only enable supported features when enable link state
Message ID | 20240207111854.576402-2-jhp@endlessos.org |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a05:7301:168b:b0:106:860b:bbdd with SMTP id ma11csp2158282dyb; Wed, 7 Feb 2024 03:26:02 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCVEsoFkAgmJ2nl04JsMki+u4Grdrjg2m59YDlOfUiSkpQ0haNcOToYnVLdZDZ7sZ1R/BgWu8NTsvb57d9trZZModyh2BA== X-Google-Smtp-Source: AGHT+IHnBOnORhBr348zEZrHY+AiNdIn2csnddp+0Uz8phwnzk3fELiQP/rXkyTCI3ksuIJKDtAg X-Received: by 2002:a05:6a21:3990:b0:19e:9ae1:a2ad with SMTP id ad16-20020a056a21399000b0019e9ae1a2admr4634639pzc.60.1707305162783; Wed, 07 Feb 2024 03:26:02 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1707305162; cv=pass; d=google.com; s=arc-20160816; b=095nA/p0m24mOKLhOpKkVGQcHt5J1ExDet1Kv234FzrwMeBd+Hwy1Hfo3J1vPtZdYj h8kGfjLo7QOjpYp92gD3xi+rH6hMpR6NC9sv+iaDCeggynX5r0JmC540j6gSp96rBgZa LzqINplmoz226DpsWEMAAuwU/ffwPj+yPHcshXS4158b4m4PKrjwo48KmZrJE3FKtY3j x6pPi4+09OBOtNqhWI7oouFNGXjFvU8Hk6Mf646QHRh+lqI0RQNhXgbapsqwk1dCVnxl cbZRjh8TfzrmHFDyfM3SigZleyX6UoQrocxngimt8/Bmx3UHDulMiWv41vOYfjNNvQBU DmJA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from:dkim-signature; bh=eW2spjim+pJByd3Mxg/0ijFrCYtfv6oEIqERAXXxYdQ=; fh=wv1jfnRH4/s/To6pbYV5HlFUfOJQBcqcOydwxrXBmE8=; b=A7uR+dQUdhpnILiO43MgMrOI8lPuq3Ksc7Gz11HkQ/2WkJgo6rRccwuHRVCybu9cQH 1Zz6hz0eZIehxQkvkOpaXbmKyOJ1oaB7tU7ECY7OaaClMbSA5XEGOYQhdiAOwM0GAl+f 399ob7G51urwQVHy7rbZa9QJ/U3ERiHZjDFnJe1X4AI/GtA35kfXnDKWup2b+xaPz67i 6GOKxdr+2pk+yiaj3ZI79CSo82HDHAN8SguuztdtNXeXvUuEe60T+CjdXet9M3ikX59W meq2d6TUU7iZmt5UZ8sMAyifZ9y9Vish4eEXvzawafqGrn26qwIOLZHY6LtM9G2s/0Rm hq6g==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@endlessos.org header.s=google header.b=eLNvsA3A; arc=pass (i=1 spf=pass spfdomain=endlessos.org dkim=pass dkdomain=endlessos.org dmarc=pass fromdomain=endlessos.org); spf=pass (google.com: domain of linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=endlessos.org X-Forwarded-Encrypted: i=2; AJvYcCVeSZ1DXo1lKFkvpE0zLktaTIXRtFkwgH90cXR33xg5usTsC/SOFLL8iMfXBbOKdc76XGvMl+PDtEneZJlqS4qgnhFhaQ== Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id h18-20020a170902f7d200b001d8dba2d29asi1343877plw.22.2024.02.07.03.26.02 for <ouuuleilei@gmail.com> (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 07 Feb 2024 03:26:02 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; dkim=pass header.i=@endlessos.org header.s=google header.b=eLNvsA3A; arc=pass (i=1 spf=pass spfdomain=endlessos.org dkim=pass dkdomain=endlessos.org dmarc=pass fromdomain=endlessos.org); spf=pass (google.com: domain of linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-56389-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=endlessos.org Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 78EE5286D5A for <ouuuleilei@gmail.com>; Wed, 7 Feb 2024 11:26:02 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id DA6E81B7F2; Wed, 7 Feb 2024 11:25:47 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=endlessos.org header.i=@endlessos.org header.b="eLNvsA3A" Received: from mail-pj1-f50.google.com (mail-pj1-f50.google.com [209.85.216.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 52D5F1AACD for <linux-kernel@vger.kernel.org>; Wed, 7 Feb 2024 11:25:43 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.216.50 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1707305144; cv=none; b=OUQXWCn2ZMzMZIyWmpRfckaDCxxBiBRYWevqERCpUAGY2HVJ/o2yJIrN4sRSQH9KhGUm2CknKps191XnNQ/ybRR1l/S9TPC5/dnCT0UCdWGYQ/jyV+T1WJqRLn0Dah6fTc0teiGRJnHuC2f61TQfywFKvlhXZ5GeQAmIrZwJ8yE= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1707305144; c=relaxed/simple; bh=//WupjhxZ/daA1c3+E7b3f7GJj8YlnHRfnguy6tToSc=; h=From:To:Cc:Subject:Date:Message-ID:MIME-Version; b=fPdsvj0/QJYGkCXz1jJVfpGH4yMfJ34VVwOdZEn34BGwCf+NKYs6UthRjrZpd2pkM7rEAMfpYlzgq0RODFcWpoi245rjHjkUGjXomTukCI0YR3mXG0XhIzA/hTUAiEtDoYD2bkcBnG5xhVEo7zG4Ih2/WFxcuh1sADn4QBuBsac= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=endlessos.org; spf=pass smtp.mailfrom=endlessos.org; dkim=pass (2048-bit key) header.d=endlessos.org header.i=@endlessos.org header.b=eLNvsA3A; arc=none smtp.client-ip=209.85.216.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=endlessos.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=endlessos.org Received: by mail-pj1-f50.google.com with SMTP id 98e67ed59e1d1-296a79e6295so366313a91.3 for <linux-kernel@vger.kernel.org>; Wed, 07 Feb 2024 03:25:43 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=endlessos.org; s=google; t=1707305142; x=1707909942; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=eW2spjim+pJByd3Mxg/0ijFrCYtfv6oEIqERAXXxYdQ=; b=eLNvsA3Avb+46PvHWLNMLCkNShKwWj6n4PuYqqN0uiNDupKx/m3Fp2SfKpaTE7uvdq tUpx0gvPyDIUzvDD7Z054+UX//5tldp+XhnX75CZi+hQQFgNPpblbqN4+0BhCicFQYSq S1xFcQ30PLysq4L3gymxAObEsNbx9YEezYt+i7iG83ezCYRmykI6wJPQLDla2akLKY5w jzTsnNS8+J13m4aOqkVbM/OykzIi5GGBQJkJ1EuOz3qrcSH9ydFXCMN4RNwnxazdhT9L t9OjXsw5wIqB4lQiL+6YuK/SfK6HP9odCrztcyYj6gnKND8kvjAZJby2LtscHBiAvEdh y93w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1707305142; x=1707909942; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=eW2spjim+pJByd3Mxg/0ijFrCYtfv6oEIqERAXXxYdQ=; b=LpXyMNnms1kfMgs+DV8gDjB7Kre9hC91NG0oL0lnZ1GZbVHcqq3fbgUUGeWljDn1Re 5l/GokIq/RpJ+aN5ZdD1aSrNJfANA6Wx5msfK/yV81C+0edgL6GgnnXfFNdm4UI9dDGH /TUFqXPKH2BGZV1HpYMREfdnPOYU81Mw20i2wLigPcfJN+w61C66N3opCTDHoJaL6YCV Wf8+wihf787KnWSu5bTxefZWRILl0OttGIZ4nXSFjC0QlrtNewsU2A7xuoOTKtSuLpaq gKU6aTa9wNrgOGmshbCXV5g89iFRTDDBsSTn73fnqfPZrdAE99vuIPgPKzVLtoag/h1P WO/g== X-Forwarded-Encrypted: i=1; AJvYcCW7WFsfcbyUIACnu9UfFfd7EbcOpGIWmD09Ln7VGdnklacqKl7AE7zT/B8iJVX/vabb6R24++HJyvIB1U0LF/B16MFlMB4wfDT2X4dI X-Gm-Message-State: AOJu0YwVBlDZcE9NVLxGdMwWRHgEA/t7CzKtCRoF2hY9DzEgxkrh9fk5 XIlfikq++wfrA8gkXT7uLJ106xGR39Ndref+M3c27Xtx5cSmsNbewLFwRtt1LVc= X-Received: by 2002:a17:90a:bc81:b0:296:2f9b:8c2f with SMTP id x1-20020a17090abc8100b002962f9b8c2fmr2189952pjr.40.1707305142616; Wed, 07 Feb 2024 03:25:42 -0800 (PST) X-Forwarded-Encrypted: i=1; AJvYcCVIisq+tGMyhVpZ9LDjBzRIZZcB5Q9SCQYewSSZMV2gFGKenIM3PXJNuD9TbM6qt8JIu0BzkyrMAbXxtG9VprJB7PrQWlfWSFyz69e7STaloVeJtsqc0z9I3XCzSPAU0lrye50BLmTpbrLyCun6MI8Y3giaL3P8zy9SXVT2/RUSyS7f6acELfmwf21i+MrVarMRIZg29iQv9f6YULANXvE1P5v4QWWEnmsyVrVdLGrTQzc1FkUvTmwTSf2t6Vy2Fqk5NM5ZyAaQU1pT+KEgBfj2EMoxFL8xE7oGMlbg0Z6ajFEP+G4krgTjglyuYMFN1DqTZNwKFFN418hK2MmlYP1ROGhAmb0uPu1f+X5+tX8X36klLgrVeWc= Received: from starnight.endlessm-sf.com ([123.51.167.56]) by smtp.googlemail.com with ESMTPSA id st7-20020a17090b1fc700b00296c018f070sm1348428pjb.52.2024.02.07.03.25.39 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 07 Feb 2024 03:25:42 -0800 (PST) From: Jian-Hong Pan <jhp@endlessos.org> To: Bjorn Helgaas <helgaas@kernel.org>, Johan Hovold <johan@kernel.org>, =?utf-8?q?Ilpo_J=C3=A4rvinen?= <ilpo.jarvinen@linux.intel.com>, David Box <david.e.box@linux.intel.com> Cc: Mika Westerberg <mika.westerberg@linux.intel.com>, Nirmal Patel <nirmal.patel@linux.intel.com>, Jonathan Derrick <jonathan.derrick@linux.dev>, linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux@endlessos.org, Jian-Hong Pan <jhp@endlessos.org> Subject: [PATCH v3 3/3] PCI/ASPM: Fix L1SS parameters & only enable supported features when enable link state Date: Wed, 7 Feb 2024 19:18:55 +0800 Message-ID: <20240207111854.576402-2-jhp@endlessos.org> X-Mailer: git-send-email 2.43.0 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: <linux-kernel.vger.kernel.org> List-Subscribe: <mailto:linux-kernel+subscribe@vger.kernel.org> List-Unsubscribe: <mailto:linux-kernel+unsubscribe@vger.kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1790239218347071929 X-GMAIL-MSGID: 1790239218347071929 |
Series |
[v3,1/3] PCI: vmd: Enable PCI PM's L1 substates of remapped PCIe Root Port and NVMe
|
|
Commit Message
Jian-Hong Pan
Feb. 7, 2024, 11:18 a.m. UTC
The original __pci_enable_link_state() configs the links directly without:
* Check the L1 substates features which are supported, or not
* Calculate & program related parameters for L1.2, such as T_POWER_ON,
Common_Mode_Restore_Time, and LTR_L1.2_THRESHOLD
This leads some supported L1 PM substates of the link between VMD remapped
PCIe Root Port and NVMe get wrong configs when a caller tries to enabled
them.
Here is a failed example on ASUS B1400CEAE with enabled VMD:
Capabilities: [900 v1] L1 PM Substates
L1SubCap: PCI-PM_L1.2+ PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- L1_PM_Substates+
PortCommonModeRestoreTime=32us PortTPowerOnTime=10us
L1SubCtl1: PCI-PM_L1.2- PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1-
T_CommonMode=0us LTR1.2_Threshold=0ns
L1SubCtl2: T_PwrOn=10us
This patch initializes the link's L1 PM substates to get the supported
features and programs relating paramters, if some of them are going to be
enabled in __pci_enable_link_state(). Then, enables the L1 PM substates if
the caller intends to enable them and they are supported.
Link: https://bugzilla.kernel.org/show_bug.cgi?id=218394
Signed-off-by: Jian-Hong Pan <jhp@endlessos.org>
---
v2:
- Prepare the PCIe LTR parameters before enable L1 Substates
v3:
- Only enable supported features for the L1 Substates part
drivers/pci/pcie/aspm.c | 12 +++++++-----
1 file changed, 7 insertions(+), 5 deletions(-)
Comments
On Wed, 7 Feb 2024, Jian-Hong Pan wrote: > The original __pci_enable_link_state() configs the links directly without: > * Check the L1 substates features which are supported, or not > * Calculate & program related parameters for L1.2, such as T_POWER_ON, > Common_Mode_Restore_Time, and LTR_L1.2_THRESHOLD > > This leads some supported L1 PM substates of the link between VMD remapped > PCIe Root Port and NVMe get wrong configs when a caller tries to enabled > them. > > Here is a failed example on ASUS B1400CEAE with enabled VMD: > > Capabilities: [900 v1] L1 PM Substates > L1SubCap: PCI-PM_L1.2+ PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- L1_PM_Substates+ > PortCommonModeRestoreTime=32us PortTPowerOnTime=10us > L1SubCtl1: PCI-PM_L1.2- PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > T_CommonMode=0us LTR1.2_Threshold=0ns > L1SubCtl2: T_PwrOn=10us > > This patch initializes the link's L1 PM substates to get the supported > features and programs relating paramters, if some of them are going to be > enabled in __pci_enable_link_state(). Then, enables the L1 PM substates if > the caller intends to enable them and they are supported. > > Link: https://bugzilla.kernel.org/show_bug.cgi?id=218394 > Signed-off-by: Jian-Hong Pan <jhp@endlessos.org> > --- > v2: > - Prepare the PCIe LTR parameters before enable L1 Substates > > v3: > - Only enable supported features for the L1 Substates part > > drivers/pci/pcie/aspm.c | 12 +++++++----- > 1 file changed, 7 insertions(+), 5 deletions(-) > > diff --git a/drivers/pci/pcie/aspm.c b/drivers/pci/pcie/aspm.c > index a39d2ee744cb..c866971cae70 100644 > --- a/drivers/pci/pcie/aspm.c > +++ b/drivers/pci/pcie/aspm.c > @@ -1389,14 +1389,16 @@ static int __pci_enable_link_state(struct pci_dev *pdev, int state, bool locked) > link->aspm_default |= ASPM_STATE_L0S; > if (state & PCIE_LINK_STATE_L1) > link->aspm_default |= ASPM_STATE_L1; > - /* L1 PM substates require L1 */ > - if (state & PCIE_LINK_STATE_L1_1) > + if (state & ASPM_STATE_L1_2_MASK) > + aspm_l1ss_init(link); Your commit message didn't explain why you need to add this call here, why isn't the existing call to aspm_l1ss_init() enough to initialize what is needed? > + /* L1 PM substates require L1 and should be in supported list */ > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1) > link->aspm_default |= ASPM_STATE_L1_1 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2) > link->aspm_default |= ASPM_STATE_L1_2 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_1_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1_PCIPM) > link->aspm_default |= ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2_PCIPM) > link->aspm_default |= ASPM_STATE_L1_2_PCIPM | ASPM_STATE_L1; It would be simpler and cleaner to just AND once with link->aspm_support to clear unsupported bits from state rather than doing it on every line like that.
On Wed, 2024-02-07 at 19:18 +0800, Jian-Hong Pan wrote: > The original __pci_enable_link_state() configs the links directly without: > * Check the L1 substates features which are supported, or not > * Calculate & program related parameters for L1.2, such as T_POWER_ON, > Common_Mode_Restore_Time, and LTR_L1.2_THRESHOLD > > This leads some supported L1 PM substates of the link between VMD remapped > PCIe Root Port and NVMe get wrong configs when a caller tries to enabled > them. > > Here is a failed example on ASUS B1400CEAE with enabled VMD: > > Capabilities: [900 v1] L1 PM Substates > L1SubCap: PCI-PM_L1.2+ PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > L1_PM_Substates+ > PortCommonModeRestoreTime=32us PortTPowerOnTime=10us > L1SubCtl1: PCI-PM_L1.2- PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > T_CommonMode=0us LTR1.2_Threshold=0ns > L1SubCtl2: T_PwrOn=10us > > This patch initializes the link's L1 PM substates to get the supported > features and programs relating paramters, if some of them are going to be > enabled in __pci_enable_link_state(). Then, enables the L1 PM substates if > the caller intends to enable them and they are supported. > > Link: https://bugzilla.kernel.org/show_bug.cgi?id=218394 > Signed-off-by: Jian-Hong Pan <jhp@endlessos.org> > --- > v2: > - Prepare the PCIe LTR parameters before enable L1 Substates > > v3: > - Only enable supported features for the L1 Substates part > > drivers/pci/pcie/aspm.c | 12 +++++++----- > 1 file changed, 7 insertions(+), 5 deletions(-) > > diff --git a/drivers/pci/pcie/aspm.c b/drivers/pci/pcie/aspm.c > index a39d2ee744cb..c866971cae70 100644 > --- a/drivers/pci/pcie/aspm.c > +++ b/drivers/pci/pcie/aspm.c > @@ -1389,14 +1389,16 @@ static int __pci_enable_link_state(struct pci_dev > *pdev, int state, bool locked) > link->aspm_default |= ASPM_STATE_L0S; > if (state & PCIE_LINK_STATE_L1) > link->aspm_default |= ASPM_STATE_L1; > - /* L1 PM substates require L1 */ > - if (state & PCIE_LINK_STATE_L1_1) > + if (state & ASPM_STATE_L1_2_MASK) > + aspm_l1ss_init(link); This mixes ASPM_STATE flags with PCIE_LINK_STATE register mapping. This may work but I don't know if it's intended to. Rather do, if (link->default & ASPM_STATE_L1_2_MASK) after collecting all of the states to be enabled. I understand that you are calling aspm_l1ss_init() to do the L1.2 calculations but it does more than this that you don't need. Maybe it would be more appropriate to call aspm_calc_l12_info() directly through an additional function that finds the parent and determines both ends of the link support L1SS. > + /* L1 PM substates require L1 and should be in supported list */ > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1) > link->aspm_default |= ASPM_STATE_L1_1 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2) > link->aspm_default |= ASPM_STATE_L1_2 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_1_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1_PCIPM) > link->aspm_default |= ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2_PCIPM) > link->aspm_default |= ASPM_STATE_L1_2_PCIPM | ASPM_STATE_L1; > pcie_config_aspm_link(link, policy_to_aspm_state(link)); > I don't think these changes are necessary. pcie_config_aspm_link() already checks link->aspm_capable which was initialized from link->aspm_support. David
On 2/7/24 3:18 AM, Jian-Hong Pan wrote: > The original __pci_enable_link_state() configs the links directly without: Since you are referring to the current version of this function, just start with "Currently, " > * Check the L1 substates features which are supported, or not > * Calculate & program related parameters for L1.2, such as T_POWER_ON, > Common_Mode_Restore_Time, and LTR_L1.2_THRESHOLD > > This leads some supported L1 PM substates of the link between VMD remapped > PCIe Root Port and NVMe get wrong configs when a caller tries to enabled > them. > > Here is a failed example on ASUS B1400CEAE with enabled VMD: > > Capabilities: [900 v1] L1 PM Substates > L1SubCap: PCI-PM_L1.2+ PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- L1_PM_Substates+ > PortCommonModeRestoreTime=32us PortTPowerOnTime=10us > L1SubCtl1: PCI-PM_L1.2- PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > T_CommonMode=0us LTR1.2_Threshold=0ns > L1SubCtl2: T_PwrOn=10us > > This patch initializes the link's L1 PM substates to get the supported > features and programs relating paramters, if some of them are going to be > enabled in __pci_enable_link_state(). Then, enables the L1 PM substates if > the caller intends to enable them and they are supported. > > Link: https://bugzilla.kernel.org/show_bug.cgi?id=218394 > Signed-off-by: Jian-Hong Pan <jhp@endlessos.org> > --- > v2: > - Prepare the PCIe LTR parameters before enable L1 Substates > > v3: > - Only enable supported features for the L1 Substates part > > drivers/pci/pcie/aspm.c | 12 +++++++----- > 1 file changed, 7 insertions(+), 5 deletions(-) > > diff --git a/drivers/pci/pcie/aspm.c b/drivers/pci/pcie/aspm.c > index a39d2ee744cb..c866971cae70 100644 > --- a/drivers/pci/pcie/aspm.c > +++ b/drivers/pci/pcie/aspm.c > @@ -1389,14 +1389,16 @@ static int __pci_enable_link_state(struct pci_dev *pdev, int state, bool locked) > link->aspm_default |= ASPM_STATE_L0S; > if (state & PCIE_LINK_STATE_L1) > link->aspm_default |= ASPM_STATE_L1; > - /* L1 PM substates require L1 */ > - if (state & PCIE_LINK_STATE_L1_1) > + if (state & ASPM_STATE_L1_2_MASK) > + aspm_l1ss_init(link); This is a new change. Explain why you are doing it? > + /* L1 PM substates require L1 and should be in supported list */ > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1) > link->aspm_default |= ASPM_STATE_L1_1 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2) > link->aspm_default |= ASPM_STATE_L1_2 | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_1_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1_PCIPM) > link->aspm_default |= ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1; > - if (state & PCIE_LINK_STATE_L1_2_PCIPM) > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2_PCIPM) > link->aspm_default |= ASPM_STATE_L1_2_PCIPM | ASPM_STATE_L1; > pcie_config_aspm_link(link, policy_to_aspm_state(link)); >
David E. Box <david.e.box@linux.intel.com> 於 2024年2月8日 週四 上午12:02寫道: > > On Wed, 2024-02-07 at 19:18 +0800, Jian-Hong Pan wrote: > > The original __pci_enable_link_state() configs the links directly without: > > * Check the L1 substates features which are supported, or not > > * Calculate & program related parameters for L1.2, such as T_POWER_ON, > > Common_Mode_Restore_Time, and LTR_L1.2_THRESHOLD > > > > This leads some supported L1 PM substates of the link between VMD remapped > > PCIe Root Port and NVMe get wrong configs when a caller tries to enabled > > them. > > > > Here is a failed example on ASUS B1400CEAE with enabled VMD: > > > > Capabilities: [900 v1] L1 PM Substates > > L1SubCap: PCI-PM_L1.2+ PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > > L1_PM_Substates+ > > PortCommonModeRestoreTime=32us PortTPowerOnTime=10us > > L1SubCtl1: PCI-PM_L1.2- PCI-PM_L1.1- ASPM_L1.2+ ASPM_L1.1- > > T_CommonMode=0us LTR1.2_Threshold=0ns > > L1SubCtl2: T_PwrOn=10us > > > > This patch initializes the link's L1 PM substates to get the supported > > features and programs relating paramters, if some of them are going to be > > enabled in __pci_enable_link_state(). Then, enables the L1 PM substates if > > the caller intends to enable them and they are supported. > > > > Link: https://bugzilla.kernel.org/show_bug.cgi?id=218394 > > Signed-off-by: Jian-Hong Pan <jhp@endlessos.org> > > --- > > v2: > > - Prepare the PCIe LTR parameters before enable L1 Substates > > > > v3: > > - Only enable supported features for the L1 Substates part > > > > drivers/pci/pcie/aspm.c | 12 +++++++----- > > 1 file changed, 7 insertions(+), 5 deletions(-) > > > > diff --git a/drivers/pci/pcie/aspm.c b/drivers/pci/pcie/aspm.c > > index a39d2ee744cb..c866971cae70 100644 > > --- a/drivers/pci/pcie/aspm.c > > +++ b/drivers/pci/pcie/aspm.c > > @@ -1389,14 +1389,16 @@ static int __pci_enable_link_state(struct pci_dev > > *pdev, int state, bool locked) > > link->aspm_default |= ASPM_STATE_L0S; > > if (state & PCIE_LINK_STATE_L1) > > link->aspm_default |= ASPM_STATE_L1; > > - /* L1 PM substates require L1 */ > > - if (state & PCIE_LINK_STATE_L1_1) > > + if (state & ASPM_STATE_L1_2_MASK) > > + aspm_l1ss_init(link); > > This mixes ASPM_STATE flags with PCIE_LINK_STATE register mapping. This may work > but I don't know if it's intended to. Rather do, > > if (link->default & ASPM_STATE_L1_2_MASK) > > after collecting all of the states to be enabled. > > I understand that you are calling aspm_l1ss_init() to do the L1.2 calculations > but it does more than this that you don't need. Maybe it would be more > appropriate to call aspm_calc_l12_info() directly through an additional function > that finds the parent and determines both ends of the link support L1SS. After think & check twice, focusing on fixing the L1.2 parameters makes sense. I am preparing a new patch. Thanks! Jian-Hong Pan > > + /* L1 PM substates require L1 and should be in supported list */ > > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1) > > link->aspm_default |= ASPM_STATE_L1_1 | ASPM_STATE_L1; > > - if (state & PCIE_LINK_STATE_L1_2) > > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2) > > link->aspm_default |= ASPM_STATE_L1_2 | ASPM_STATE_L1; > > - if (state & PCIE_LINK_STATE_L1_1_PCIPM) > > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1_PCIPM) > > link->aspm_default |= ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1; > > - if (state & PCIE_LINK_STATE_L1_2_PCIPM) > > + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2_PCIPM) > > link->aspm_default |= ASPM_STATE_L1_2_PCIPM | ASPM_STATE_L1; > > pcie_config_aspm_link(link, policy_to_aspm_state(link)); > > > > I don't think these changes are necessary. pcie_config_aspm_link() already > checks link->aspm_capable which was initialized from link->aspm_support. > > David
diff --git a/drivers/pci/pcie/aspm.c b/drivers/pci/pcie/aspm.c index a39d2ee744cb..c866971cae70 100644 --- a/drivers/pci/pcie/aspm.c +++ b/drivers/pci/pcie/aspm.c @@ -1389,14 +1389,16 @@ static int __pci_enable_link_state(struct pci_dev *pdev, int state, bool locked) link->aspm_default |= ASPM_STATE_L0S; if (state & PCIE_LINK_STATE_L1) link->aspm_default |= ASPM_STATE_L1; - /* L1 PM substates require L1 */ - if (state & PCIE_LINK_STATE_L1_1) + if (state & ASPM_STATE_L1_2_MASK) + aspm_l1ss_init(link); + /* L1 PM substates require L1 and should be in supported list */ + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1) link->aspm_default |= ASPM_STATE_L1_1 | ASPM_STATE_L1; - if (state & PCIE_LINK_STATE_L1_2) + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2) link->aspm_default |= ASPM_STATE_L1_2 | ASPM_STATE_L1; - if (state & PCIE_LINK_STATE_L1_1_PCIPM) + if (state & link->aspm_support & PCIE_LINK_STATE_L1_1_PCIPM) link->aspm_default |= ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1; - if (state & PCIE_LINK_STATE_L1_2_PCIPM) + if (state & link->aspm_support & PCIE_LINK_STATE_L1_2_PCIPM) link->aspm_default |= ASPM_STATE_L1_2_PCIPM | ASPM_STATE_L1; pcie_config_aspm_link(link, policy_to_aspm_state(link));