Message ID | 20231013024354.1289070-1-anshuman.khandual@arm.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a05:612c:2908:b0:403:3b70:6f57 with SMTP id ib8csp1627319vqb; Thu, 12 Oct 2023 19:44:38 -0700 (PDT) X-Google-Smtp-Source: AGHT+IGTQ7vVyK7hQXU1+X5CPFq8IcVvO9Vx96MPTaJqXND7S6Zrliqsnem1XtgY3fVlZDFXmmKd X-Received: by 2002:a05:6a00:4783:b0:6b3:c72d:b01 with SMTP id dh3-20020a056a00478300b006b3c72d0b01mr117210pfb.1.1697165077642; Thu, 12 Oct 2023 19:44:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1697165077; cv=none; d=google.com; s=arc-20160816; b=DLDDdyGg7DQ2gTFACJfPP0KIbxu42AKWczkP7PgaQRcDxgn2EO0d9qJinjbvbqKrN/ zU+5QGFk0LRtFODmbXvbuqmOTRzHhJLbFqQoe7btb81Fqpk+IcauKmYnEVL+trwx3bsq oMrY5z5GkJ51k8kNQVytkguN2LF47Lp2cOcVyGdWH4vso5zJmGfUyR1jkIm7bV4zCSkC Hlrs/MxIrdOkjb/nmH1/DXlUT/FvxUkbdXl5BYyEbLOnI9h0XLha0HeNzfbASDGMK6iT 1xLUTlwr2ZfxQrpncW6Om5TV36McyDHs8vYitjPiCR5Fm9/GGXOZmZyp05fo1bzQeL3C wqIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=yUbzzaaO9mvfORd1wUKJpJfQMuVr83NXXkYWjlv9C0g=; fh=kwnwj0X+S4TllrEg5iHhBG/UhsfkVLGkh5vCN1af17g=; b=QsqH+7E2h1rz6RMr1bP6hQtv9VMcyQXwC9f2prPadvLse0sx0ILWdo7927WtcsPP8u CICxAgdwJfF02flVGWiynve7i+GmfxhKPV19b0AxuL2AkyipUFDSmePlacC5W+ZeIsY6 0hBvnU76O0tiwikVN20um9GS1UprrxxXr8aRhjp7r66ZS9C8TW8ffFyKDq7z12EjnP5/ sZm0RYH0Bjkq5WLhCaPNBmDrVOEHSorEQB0S0ZKQAnEi9oPSB3fcx6c4cnW3BytjaKAu sCYjwImEOHwi7JfF1A8MOUTSQFnBaXfwSlqefm/oOy0cVvji0/l2ebMiUnAOKrNOEdEn Nilw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: from lipwig.vger.email (lipwig.vger.email. [23.128.96.33]) by mx.google.com with ESMTPS id s22-20020a056a00195600b00690da05391fsi16768667pfk.255.2023.10.12.19.44.37 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 12 Oct 2023 19:44:37 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) client-ip=23.128.96.33; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.33 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by lipwig.vger.email (Postfix) with ESMTP id 98AF881DC612; Thu, 12 Oct 2023 19:44:35 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at lipwig.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229499AbjJMCo2 (ORCPT <rfc822;rua109.linux@gmail.com> + 19 others); Thu, 12 Oct 2023 22:44:28 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37282 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229436AbjJMCo1 (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Thu, 12 Oct 2023 22:44:27 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 18E8083 for <linux-kernel@vger.kernel.org>; Thu, 12 Oct 2023 19:44:25 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 267A611FB; Thu, 12 Oct 2023 19:45:05 -0700 (PDT) Received: from a077893.blr.arm.com (a077893.blr.arm.com [10.162.41.8]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 52BE93F7A6; Thu, 12 Oct 2023 19:44:22 -0700 (PDT) From: Anshuman Khandual <anshuman.khandual@arm.com> To: linux-arm-kernel@lists.infradead.org Cc: Anshuman Khandual <anshuman.khandual@arm.com>, Will Deacon <will@kernel.org>, Mark Rutland <mark.rutland@arm.com>, linux-kernel@vger.kernel.org, James Clark <james.clark@arm.com> Subject: [PATCH V2] drivers: perf: arm_pmuv3: Read PMMIR_EL1 unconditionally Date: Fri, 13 Oct 2023 08:13:54 +0530 Message-Id: <20231013024354.1289070-1-anshuman.khandual@arm.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-0.8 required=5.0 tests=HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lipwig.vger.email Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (lipwig.vger.email [0.0.0.0]); Thu, 12 Oct 2023 19:44:35 -0700 (PDT) X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1779606568631849423 X-GMAIL-MSGID: 1779606568631849423 |
Series |
[V2] drivers: perf: arm_pmuv3: Read PMMIR_EL1 unconditionally
|
|
Commit Message
Anshuman Khandual
Oct. 13, 2023, 2:43 a.m. UTC
Currently the PMUv3 driver only reads PMMIR_EL1 if the PMU implements FEAT_PMUv3p4 and the STALL_SLOT event, but the check for STALL_SLOT event isn't necessary and can be removed. The check for STALL_SLOT event was introduced with the read of PMMIR_EL1 in commit f5be3a61fdb5dd11 ("arm64: perf: Add support caps under sysfs") When this logic was written, the ARM ARM said: | If STALL_SLOT is not implemented, it is IMPLEMENTATION DEFINED whether | the PMMIR System registers are implemented. ... and thus the driver had to check for STALL_SLOT event to verify that PMMIR_EL1 was implemented and accesses to PMMIR_EL1 would not be UNDEFINED. Subsequently, the architecture was retrospectively tightened to require that any FEAT_PMUv3p4 implementation implements PMMIR_EL1. Since the G.b release of the ARM ARM, the wording regarding STALL_SLOT event has been removed, and the description of PMMIR_EL1 says: | This register is present only when FEAT_PMUv3p4 is implemented. Drop the unnecessary check for STALL_SLOT event when reading PMMIR_EL1. Cc: Will Deacon <will@kernel.org> Cc: Mark Rutland <mark.rutland@arm.com> Cc: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org Reviewed-by: James Clark <james.clark@arm.com> Signed-off-by: Anshuman Khandual <anshuman.khandual@arm.com> --- This applies on v6.6-rc5 Changes in V2: - Updated commit message to include previous context about STALL_SLOT check Changes in V1: https://lore.kernel.org/all/20231009075631.193208-1-anshuman.khandual@arm.com/ drivers/perf/arm_pmuv3.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-)
Comments
On Fri, 13 Oct 2023 08:13:54 +0530, Anshuman Khandual wrote: > Currently the PMUv3 driver only reads PMMIR_EL1 if the PMU implements > FEAT_PMUv3p4 and the STALL_SLOT event, but the check for STALL_SLOT event > isn't necessary and can be removed. > > The check for STALL_SLOT event was introduced with the read of PMMIR_EL1 in > commit f5be3a61fdb5dd11 ("arm64: perf: Add support caps under sysfs") > > [...] Applied to will (for-next/perf), thanks! [1/1] drivers: perf: arm_pmuv3: Read PMMIR_EL1 unconditionally https://git.kernel.org/will/c/58f8fc57b1d3 Cheers,
diff --git a/drivers/perf/arm_pmuv3.c b/drivers/perf/arm_pmuv3.c index 144593092727..92fefc1bc7f6 100644 --- a/drivers/perf/arm_pmuv3.c +++ b/drivers/perf/arm_pmuv3.c @@ -1126,7 +1126,7 @@ static void __armv8pmu_probe_pmu(void *info) pmceid, ARMV8_PMUV3_MAX_COMMON_EVENTS); /* store PMMIR register for sysfs */ - if (is_pmuv3p4(pmuver) && (pmceid_raw[1] & BIT(31))) + if (is_pmuv3p4(pmuver)) cpu_pmu->reg_pmmir = read_pmmir(); else cpu_pmu->reg_pmmir = 0;