From patchwork Fri May 19 08:57:22 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Devi Priya X-Patchwork-Id: 96276 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:b0ea:0:b0:3b6:4342:cba0 with SMTP id b10csp1088714vqo; Fri, 19 May 2023 02:03:59 -0700 (PDT) X-Google-Smtp-Source: ACHHUZ5u582CEL6VKLdp2p0yAUhMAlFFghluUDhhg4EQpgYvDp/YvjZwK6QGeumgZeprRi7QROuQ X-Received: by 2002:a17:90b:30d1:b0:250:1127:841c with SMTP id hi17-20020a17090b30d100b002501127841cmr1408425pjb.18.1684487039540; Fri, 19 May 2023 02:03:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1684487039; cv=none; d=google.com; s=arc-20160816; b=MWl04n7/8uTUqXBfnqzdpFY/i/0foTtw/eSZjj1CO3rAM2DT73bM4Uq5KGvtEwxyzS nxnNSG65BIpQNeSCsKONQ0a5ay3xuPi+VL9Ri1jZ91Hq2gj3ZcloDd4aLomurRQqtE2r QBuap6wbZcI4qq1rH2JzflaA9Q/yJiVVEpQ/siWe70qEd+7FHq9e/g7k3lNEY2XR19X/ 8WeAS3FrkOGvgkmMdzKSSpFixNkRzd1rP5lroo7xPlrfQPE73ZYZXdaRzjyCLwyCJFlL nySlkjGAw5/eVOkAT+CcE108TLvyW+OXSDe4e8ZQpNohM7AJMUg2FL3G5ZQqc/WYvqup mbkQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=H47l+jfPpO2ZS4bNYLSm6jSXvtoODOtqhhPp4rYZYys=; b=R5Ga2g9vhm+o2BR+gQGrgN5hx6xmHW/YWnvBzSu1WFuh1GuL/9RBDBtunbPg2OxZoO TZb9AdXfWGk21SgswiJB+8W0qd1mzuRKU/wTTIwH0HuXmem5xGrrhe2ZVfUquX8TpFKB cO3GMKzdwloRTo4HoEV63zO9gKBtsuiofPkXO28kb3zMZzLT0rZgIlFyaA2b0tRatbzA OPO0BkBa5xS/i0ZKA9uoO5kw1qt/+u7wrytYQFcHO1pjJOLNAh9I6tvNbFKhk3P9cvuj v6nCplJhzfLB0m5TCABC8uDJgUbV6y9VM+M5ncPIDFT4faY5OFTOA4Eh0BfGzPWu65Vc Kwfg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=UVBqX8Im; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id a10-20020a17090ad80a00b0024de4be9639si1454053pjv.34.2023.05.19.02.03.47; Fri, 19 May 2023 02:03:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=UVBqX8Im; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230064AbjESI55 (ORCPT + 99 others); Fri, 19 May 2023 04:57:57 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45800 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230437AbjESI5z (ORCPT ); Fri, 19 May 2023 04:57:55 -0400 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2AE8CFB; Fri, 19 May 2023 01:57:54 -0700 (PDT) Received: from pps.filterd (m0279866.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 34J4x8RL003536; Fri, 19 May 2023 08:57:49 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=qcppdkim1; bh=H47l+jfPpO2ZS4bNYLSm6jSXvtoODOtqhhPp4rYZYys=; b=UVBqX8ImKxuKWcFgzl7tReZgqQwFj0L15Pxg6W7eiAG5zLG7AloKuxRxHeucfqbXNjFs F8UnybMCAcqCWcfdwRQaETq2rD7vEfbGw05fFujq6O3tKqB7sh4xEjOKfZVols4Xs4bY HkMhpCS+QNVAJWpV6OrzF/Bina0uYMAEsvMiqI4xLoIS6IkO/5Mq03OK0ZdCgQdiRwnE TPbZv7nzGRI79xD+A6fs6Gn+Jl3rxReI32kN5ytBgYMO5z6ri3yPmfHDTx3i4UvED55N wkZbpNOpH60hIf4k7iSb5iL9RL6Rj+Y89hQRnoKySAP8nT7c7ECsvz0MYMJyde+gp4OH BQ== Received: from nalasppmta01.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3qned3349w-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 19 May 2023 08:57:49 +0000 Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA01.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 34J8vmTu019051 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 19 May 2023 08:57:48 GMT Received: from devipriy-linux.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.42; Fri, 19 May 2023 01:57:42 -0700 From: Devi Priya To: , , , , , , , , , , , CC: , , , , , Subject: [PATCH V2 1/2] dt-bindings: phy: qcom,qmp-pcie: Add ipq9574 bindings Date: Fri, 19 May 2023 14:27:22 +0530 Message-ID: <20230519085723.15601-2-quic_devipriy@quicinc.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20230519085723.15601-1-quic_devipriy@quicinc.com> References: <20230519085723.15601-1-quic_devipriy@quicinc.com> MIME-Version: 1.0 X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: TdZI1NzKyzYUHx3409UMtDBsKFxWmVuY X-Proofpoint-GUID: TdZI1NzKyzYUHx3409UMtDBsKFxWmVuY X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.957,Hydra:6.0.573,FMLib:17.11.170.22 definitions=2023-05-19_05,2023-05-17_02,2023-02-09_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 lowpriorityscore=0 malwarescore=0 suspectscore=0 bulkscore=0 phishscore=0 mlxlogscore=999 priorityscore=1501 clxscore=1015 mlxscore=0 spamscore=0 adultscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2304280000 definitions=main-2305190075 X-Spam-Status: No, score=-2.8 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_LOW,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1766312682154243155?= X-GMAIL-MSGID: =?utf-8?q?1766312682154243155?= Add bindings for the PCIe QMP PHYs found on IPQ9574. Reviewed-by: Krzysztof Kozlowski Signed-off-by: Devi Priya --- Changes in V2: - Picked up the R-b tag - Did not convert the clock IDs to numerical values as the clock header (dependent patch) is merged in latest rc1. .../phy/qcom,ipq9574-qmp-pcie-phy.yaml | 90 +++++++++++++++++++ 1 file changed, 90 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/qcom,ipq9574-qmp-pcie-phy.yaml diff --git a/Documentation/devicetree/bindings/phy/qcom,ipq9574-qmp-pcie-phy.yaml b/Documentation/devicetree/bindings/phy/qcom,ipq9574-qmp-pcie-phy.yaml new file mode 100644 index 000000000000..7c8012647051 --- /dev/null +++ b/Documentation/devicetree/bindings/phy/qcom,ipq9574-qmp-pcie-phy.yaml @@ -0,0 +1,90 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/qcom,ipq9574-qmp-pcie-phy.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm QMP PHY controller (PCIe, IPQ9574) + +maintainers: + - Vinod Koul + +description: + The QMP PHY controller supports physical layer functionality for a number of + controllers on Qualcomm chipsets, such as, PCIe, UFS, and USB. + +properties: + compatible: + enum: + - qcom,ipq9574-qmp-gen3x1-pcie-phy + - qcom,ipq9574-qmp-gen3x2-pcie-phy + + reg: + maxItems: 1 + + clocks: + maxItems: 5 + + clock-names: + items: + - const: aux + - const: cfg_ahb + - const: anoc_lane + - const: snoc_lane + - const: pipe + + resets: + maxItems: 2 + + reset-names: + items: + - const: phy + - const: common + + "#clock-cells": + const: 0 + + clock-output-names: + maxItems: 1 + + "#phy-cells": + const: 0 + +required: + - compatible + - reg + - clocks + - clock-names + - resets + - reset-names + - "#clock-cells" + - clock-output-names + - "#phy-cells" + +additionalProperties: false + +examples: + - | + #include + #include + + pcie0_phy: phy@84000 { + compatible = "qcom,ipq9574-qmp-gen3x1-pcie-phy"; + reg = <0x00084000 0x1000>; + + clocks = <&gcc GCC_PCIE0_AUX_CLK>, + <&gcc GCC_PCIE0_AHB_CLK>, + <&gcc GCC_ANOC_PCIE0_1LANE_M_CLK>, + <&gcc GCC_SNOC_PCIE0_1LANE_S_CLK>, + <&gcc GCC_PCIE0_PIPE_CLK>; + clock-names = "aux", "cfg_ahb", "anoc_lane", "snoc_lane", "pipe"; + + resets = <&gcc GCC_PCIE0_PHY_BCR>, + <&gcc GCC_PCIE0PHY_PHY_BCR>; + reset-names = "phy", "common"; + + #clock-cells = <0>; + clock-output-names = "gcc_pcie0_pipe_clk_src"; + + #phy-cells = <0>; + };