Message ID | 20230425084010.15581-2-quic_devipriy@quicinc.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:b0ea:0:b0:3b6:4342:cba0 with SMTP id b10csp3269636vqo; Tue, 25 Apr 2023 02:07:38 -0700 (PDT) X-Google-Smtp-Source: AKy350aKwBuTpOviTrxOPqpU92Pt+R7RulMjvASWtr0irThy9pHY5kASeQwhwU5uaqKu5UG4aEy9 X-Received: by 2002:a17:90b:4f8e:b0:247:3c8e:dc1e with SMTP id qe14-20020a17090b4f8e00b002473c8edc1emr16413969pjb.7.1682413658071; Tue, 25 Apr 2023 02:07:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1682413658; cv=none; d=google.com; s=arc-20160816; b=CJYspZr+yZugWcciJN7h980QwbDQFBbxCzw3XxpfLgf8+9kXoWYIofV5cU976qBT5R 4OkRoBt8fdZsYYpwyCeP9UpbbzPO9v5UkTa19BpFo7JdwMC22ttyYKXAf1CWPBZP+v8Q iHRobka5DYHz4a6Ol6SPsHGa9nxaDPtaN0TXliko8leHrAE9Y5vUaJMX5nIgskttW1hH ux4IK/RnFO6RnpRKX529mRQHzs049+XDmBh41BqMjECGUaNABotrUMWLkhh7LycuoaZ5 Zia64qbwf4lz201s0VoWDrkJD/x9wf8VSpsfMefni8SAqqIWwDh3Ompok8MiIzn/PV++ Jypw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=8dsutEia9Uf5cDAuSHkSz7OkYtRVXK1v5gmOfVmzUjY=; b=TkWE6KnlhczkJj3K+PbqUVGoVg8FGovbeJwWYM1y4bDc/tLCXaewTgFBF42rdFPtiV Aa7GUpgwE4rum56zLj4DVP9oYkAEGUlbE36wkz4+9GDAh+Mt8OVX30q+5gucqdDpFceb eGVoDSeoAK466w0gqMUJUcm1yQMRqvuSvz7n1OT/yGfcTBBpBBOcfgNjTLHbdWYHerfo YBofcvCU/8EZtAmHNGcJafR7mWRsYY3MOCrNITWZpF7DPIoVMLFtjv1IZ/ljj5BSfXkZ wOR6v9SC91c9LEfqOj6J7njazlT5tEs/RfSeQXP1p9L5242akQX5VuFs42SSMgQYZQmU DskA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=PPK0+EiO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u37-20020a634565000000b00518664086b1si13623797pgk.861.2023.04.25.02.07.24; Tue, 25 Apr 2023 02:07:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=PPK0+EiO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233454AbjDYIpH (ORCPT <rfc822;zxc52fgh@gmail.com> + 99 others); Tue, 25 Apr 2023 04:45:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34518 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233452AbjDYIo3 (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Tue, 25 Apr 2023 04:44:29 -0400 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4886ED325; Tue, 25 Apr 2023 01:42:19 -0700 (PDT) Received: from pps.filterd (m0279868.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 33P8EudQ013659; Tue, 25 Apr 2023 08:40:53 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=qcppdkim1; bh=8dsutEia9Uf5cDAuSHkSz7OkYtRVXK1v5gmOfVmzUjY=; b=PPK0+EiOW6dhx1/B7vKJ/nW7X1nCWbqVUFD5ncxZ+7EbZJOkG5DHqI7QSURTGRGMsJ14 nCGMKuLxSaQGWeM7f/QMSIrR69/p0KM65TuoZNfqlRnr8fKWB7EijLZRVPkqcalwysMy ZuOR9WVdt2PkDJlS1JrMO5H8tIWNdEK890bEaMhOe1KMiYpzQ6UaYKeQuU2DPzW/FHpu OS2fKvyhKbDQQcT2tRxvnee+cBijqYoxDk7OLYWuHAzjuPXauVo23gPsmnSgLCdIlIIp cEx6tvwsDhUHqUgywg+FvP55UGOPVQKtg/A9Ol59ory7WVQahWq7B5Dp/WloRNiH94G3 CA== Received: from nalasppmta01.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3q5tk4j5qn-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Tue, 25 Apr 2023 08:40:53 +0000 Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA01.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 33P8ebt9014926 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Tue, 25 Apr 2023 08:40:37 GMT Received: from devipriy-linux.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.42; Tue, 25 Apr 2023 01:40:31 -0700 From: Devi Priya <quic_devipriy@quicinc.com> To: <agross@kernel.org>, <andersson@kernel.org>, <konrad.dybcio@linaro.org>, <robh+dt@kernel.org>, <mturquette@baylibre.com>, <sboyd@kernel.org>, <krzysztof.kozlowski+dt@linaro.org>, <linux-arm-msm@vger.kernel.org>, <devicetree@vger.kernel.org>, <linux-kernel@vger.kernel.org>, <linux-clk@vger.kernel.org> CC: <quic_srichara@quicinc.com>, <quic_sjaganat@quicinc.com>, <quic_kathirav@quicinc.com>, <quic_arajkuma@quicinc.com>, <quic_anusha@quicinc.com>, <quic_poovendh@quicinc.com> Subject: [PATCH V3 1/6] arm64: dts: qcom: ipq9574: Update the size of GICC & GICV regions Date: Tue, 25 Apr 2023 14:10:05 +0530 Message-ID: <20230425084010.15581-2-quic_devipriy@quicinc.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20230425084010.15581-1-quic_devipriy@quicinc.com> References: <20230425084010.15581-1-quic_devipriy@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: gJiL2Vrt-onhiLTcbdBHqXrk3jlUPiRg X-Proofpoint-GUID: gJiL2Vrt-onhiLTcbdBHqXrk3jlUPiRg X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.942,Hydra:6.0.573,FMLib:17.11.170.22 definitions=2023-04-25_03,2023-04-21_01,2023-02-09_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 mlxscore=0 adultscore=0 mlxlogscore=586 suspectscore=0 clxscore=1015 malwarescore=0 impostorscore=0 bulkscore=0 lowpriorityscore=0 phishscore=0 priorityscore=1501 spamscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2303200000 definitions=main-2304250076 X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1764138583700233271?= X-GMAIL-MSGID: =?utf-8?q?1764138583700233271?= |
Series |
Incremental patches on minimal boot support
|
|
Commit Message
Devi Priya
April 25, 2023, 8:40 a.m. UTC
Update the size of GICC and GICV regions to 8kB as the GICC_DIR & GICV_DIR
registers lie in the second 4kB region. Also, add target CPU encoding.
Fixes: 97cb36ff52a1 ("arm64: dts: qcom: Add ipq9574 SoC and AL02 board support")
Signed-off-by: Devi Priya <quic_devipriy@quicinc.com>
---
Changes in V3:
- Split the intc changes to a separate patch and added Fixes tag.
arch/arm64/boot/dts/qcom/ipq9574.dtsi | 6 +++---
1 file changed, 3 insertions(+), 3 deletions(-)
diff --git a/arch/arm64/boot/dts/qcom/ipq9574.dtsi b/arch/arm64/boot/dts/qcom/ipq9574.dtsi index 3bb7435f5e7f..7e0a16d490f9 100644 --- a/arch/arm64/boot/dts/qcom/ipq9574.dtsi +++ b/arch/arm64/boot/dts/qcom/ipq9574.dtsi @@ -172,14 +172,14 @@ intc: interrupt-controller@b000000 { compatible = "qcom,msm-qgic2"; reg = <0x0b000000 0x1000>, /* GICD */ - <0x0b002000 0x1000>, /* GICC */ + <0x0b002000 0x2000>, /* GICC */ <0x0b001000 0x1000>, /* GICH */ - <0x0b004000 0x1000>; /* GICV */ + <0x0b004000 0x2000>; /* GICV */ #address-cells = <1>; #size-cells = <1>; interrupt-controller; #interrupt-cells = <3>; - interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; + interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; ranges = <0 0x0b00c000 0x3000>; v2m0: v2m@0 {