From patchwork Tue Mar 7 02:39:26 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Li, Xin3" X-Patchwork-Id: 65242 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:5915:0:0:0:0:0 with SMTP id v21csp2216050wrd; Mon, 6 Mar 2023 19:25:59 -0800 (PST) X-Google-Smtp-Source: AK7set8WcFyUY42QGTGgO10V/Hu2BLTUubLIyEko72erxEMVIeUg/vl2Te1NNhpP4DN7sguBaKnM X-Received: by 2002:a05:6a20:4407:b0:b9:2df:7ef6 with SMTP id ce7-20020a056a20440700b000b902df7ef6mr19688034pzb.31.1678159559240; Mon, 06 Mar 2023 19:25:59 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1678159559; cv=none; d=google.com; s=arc-20160816; b=vafyqeJk7vt7xUUellvjRb/hk79TnGRDMJrMmhy0Rx5Tly3LfCZY2WLuR7T2f2C5bG r7VRZkdrHawfUHpYb0tXnTgd92nKwWWtvGjJ/fB3D8vvJNee9aCk2hnSbFw/QEC5w8/0 h3ibofFhLkPPF3MAp3vsHk0RbGOLvMH2NcxnO9+8SsT+RmHeZfj4iYcjh3aUGNz73XmX Lvymfyb/zZ5CnQRNzs1iRNLUwKqgvOk3QZhWuKnR0jgikCOKA4aEOE64P+46YlfA/2Da oaSPIqF/RK4RNmgx3I+9KCga8BadvKkvkznCsZDXGYohc3bKsUtRkh1u5hMJ3U7wRYDc Pm8g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=QHneXLYBHY7+PKhzjeNNAwkmNqTBqSO8csgVEzl5Wy8=; b=lt948E3F376mVyUKDEYRasUNaxx/zY1JPCL3ryBVIE7r+RiidTMkp0Vcbeg9ICUNJV uMkSknMz2bQzRtOriuDaa5PWt3Su1RkgYJotaOIQka1G9Dj/kdSI524YpTNVMNo/MUwL 5SXU3qhxwvz3fKgYQ49dpDtqkMp++VYUCGg5k9Wb9kUBNaSoAB/3y+6tNGfP0k7H6igD /qM0n1fA66uvxwKxXIMjC+RJhIpxl5BQXMuM0VRkTyfePDp4mUz4hp5qYRmUXt0mncNk HEMWIJUG6mYKpjBeG+Rg9XUQ1egAmDBAmcitNBtPPkPqNebgkfDnEDay0VjdF4ciWdyI j0OQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=GYc3NQYO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id w4-20020a656944000000b00502e4278d61si10946370pgq.648.2023.03.06.19.25.46; Mon, 06 Mar 2023 19:25:59 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=GYc3NQYO; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230395AbjCGDGU (ORCPT + 99 others); Mon, 6 Mar 2023 22:06:20 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:43606 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230286AbjCGDFi (ORCPT ); Mon, 6 Mar 2023 22:05:38 -0500 Received: from mga03.intel.com (mga03.intel.com [134.134.136.65]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id DE83F474EB; Mon, 6 Mar 2023 19:05:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1678158328; x=1709694328; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=LJAIMdwNFTUrVjDLTbKC/eMN5WktrEucLVbwGrEfGpc=; b=GYc3NQYO0N6PoETrSY+cOHtidiNS61BsEnVowvCPgGbCF0Hqn1nw+uWV c2lwG3Yooy8YiI7eW1v3XbmzThfqRAKL27d7f1kiMfZvcOIgctQUjGktE 8HAloU5w4DJBhjsUP6bCp6eCmTft+raPwxodNPAlODXy7iP4VNIE2w/C/ CglY22KOx7NcLTLmGY59UQjPFQ3HDW+95Bc+JgsqIW0ovLZ4iE1KaO6fD HGihQEKwNWwzBCN0W32Rt8MKBz/lZAnZQuLazB3VGIfMtyclvX+9fCol7 jJGFWU6MczN6o98r449i6cyv8SEXuxVKeo43iAO+yeKQUS3R8KWdxHro2 w==; X-IronPort-AV: E=McAfee;i="6500,9779,10641"; a="338072437" X-IronPort-AV: E=Sophos;i="5.98,238,1673942400"; d="scan'208";a="338072437" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 Mar 2023 19:05:16 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6500,9779,10641"; a="676409814" X-IronPort-AV: E=Sophos;i="5.98,238,1673942400"; d="scan'208";a="676409814" Received: from unknown (HELO fred..) ([172.25.112.68]) by orsmga002.jf.intel.com with ESMTP; 06 Mar 2023 19:05:15 -0800 From: Xin Li To: linux-kernel@vger.kernel.org, x86@kernel.org, kvm@vger.kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, bp@alien8.de, dave.hansen@linux.intel.com, hpa@zytor.com, peterz@infradead.org, andrew.cooper3@citrix.com, seanjc@google.com, pbonzini@redhat.com, ravi.v.shankar@intel.com Subject: [PATCH v5 14/34] x86/fred: header file with FRED definitions Date: Mon, 6 Mar 2023 18:39:26 -0800 Message-Id: <20230307023946.14516-15-xin3.li@intel.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230307023946.14516-1-xin3.li@intel.com> References: <20230307023946.14516-1-xin3.li@intel.com> MIME-Version: 1.0 X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1759677838254041143?= X-GMAIL-MSGID: =?utf-8?q?1759677838254041143?= From: "H. Peter Anvin (Intel)" Add a header file for FRED prototypes and definitions. Signed-off-by: H. Peter Anvin (Intel) Tested-by: Shan Kang Signed-off-by: Xin Li --- arch/x86/include/asm/fred.h | 101 ++++++++++++++++++++++++++++++++++++ 1 file changed, 101 insertions(+) create mode 100644 arch/x86/include/asm/fred.h diff --git a/arch/x86/include/asm/fred.h b/arch/x86/include/asm/fred.h new file mode 100644 index 000000000000..2f337162da73 --- /dev/null +++ b/arch/x86/include/asm/fred.h @@ -0,0 +1,101 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * arch/x86/include/asm/fred.h + * + * Macros for Flexible Return and Event Delivery (FRED) + */ + +#ifndef ASM_X86_FRED_H +#define ASM_X86_FRED_H + +#ifdef CONFIG_X86_FRED + +#include +#include + +/* + * FRED return instructions + * + * Replace with "ERETS"/"ERETU" once binutils support FRED return instructions. + * The binutils version supporting FRED instructions is still TBD, and will + * update once we have it. + */ +#define ERETS _ASM_BYTES(0xf2,0x0f,0x01,0xca) +#define ERETU _ASM_BYTES(0xf3,0x0f,0x01,0xca) + +/* + * Event stack level macro for the FRED_STKLVLS MSR. + * Usage example: FRED_STKLVL(X86_TRAP_DF, 3) + * Multiple values can be ORd together. + */ +#define FRED_STKLVL(v,l) (_AT(unsigned long, l) << (2*(v))) + +/* FRED_CONFIG MSR */ +#define FRED_CONFIG_CSL_MASK 0x3 +#define FRED_CONFIG_SHADOW_STACK_SPACE _BITUL(3) +#define FRED_CONFIG_REDZONE(b) __ALIGN_KERNEL_MASK((b), _UL(0x3f)) +#define FRED_CONFIG_INT_STKLVL(l) (_AT(unsigned long, l) << 9) +#define FRED_CONFIG_ENTRYPOINT(p) _AT(unsigned long, (p)) + +/* FRED event type and vector bit width and counts */ +#define FRED_EVENT_TYPE_BITS 3 /* only 3 bits used in FRED 3.0 */ +#define FRED_EVENT_TYPE_COUNT _BITUL(FRED_EVENT_TYPE_BITS) +#define FRED_EVENT_VECTOR_BITS 8 +#define FRED_EVENT_VECTOR_COUNT _BITUL(FRED_EVENT_VECTOR_BITS) + +/* FRED EVENT_TYPE_OTHER vector numbers */ +#define FRED_SYSCALL 1 +#define FRED_SYSENTER 2 + +/* Flags above the CS selector (regs->csx) */ +#define FRED_CSL_ENABLE_NMI _BITUL(28) +#define FRED_CSL_ALLOW_SINGLE_STEP _BITUL(25) +#define FRED_CSL_INTERRUPT_SHADOW _BITUL(24) + +#ifndef __ASSEMBLY__ + +#include +#include + +/* FRED stack frame information */ +struct fred_info { + unsigned long edata; /* Event data: CR2, DR6, ... */ + unsigned long resv; +}; + +/* Full format of the FRED stack frame */ +struct fred_frame { + struct pt_regs regs; + struct fred_info info; +}; + +/* Getting the FRED frame information from a pt_regs pointer */ +static __always_inline struct fred_info *fred_info(struct pt_regs *regs) +{ + return &container_of(regs, struct fred_frame, regs)->info; +} + +static __always_inline unsigned long fred_event_data(struct pt_regs *regs) +{ + return fred_info(regs)->edata; +} + +/* + * How FRED event handlers are called. + * + * FRED event delivery establishes the full supervisor context + * by pushing everything related to the event being delivered + * to the FRED stack frame, e.g., the faulting linear address + * of a #PF is pushed as event data of the FRED #PF stack frame. + * Thus a struct pt_regs has everything needed and it's the only + * input parameter required for a FRED event handler. + */ +#define DECLARE_FRED_HANDLER(f) void f (struct pt_regs *regs) +#define DEFINE_FRED_HANDLER(f) noinstr DECLARE_FRED_HANDLER(f) +typedef DECLARE_FRED_HANDLER((*fred_handler)); + +#endif /* __ASSEMBLY__ */ + +#endif /* CONFIG_X86_FRED */ + +#endif /* ASM_X86_FRED_H */