Message ID | 20230220171858.131416-1-andrea.righi@canonical.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:adf:eb09:0:0:0:0:0 with SMTP id s9csp1434056wrn; Mon, 20 Feb 2023 09:46:51 -0800 (PST) X-Google-Smtp-Source: AK7set++r16PeGspKcaaxkGCjWmWE1xAASeqkKoKGZji3TPw38WkaJFjUoa6E4nYOlJgf7SOG9zG X-Received: by 2002:aa7:d705:0:b0:4ac:89b:b605 with SMTP id t5-20020aa7d705000000b004ac089bb605mr3300361edq.22.1676915211149; Mon, 20 Feb 2023 09:46:51 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1676915211; cv=none; d=google.com; s=arc-20160816; b=lt9vYy6LaCHjYXUisLx0HMfIdUDduQR3+F3fiNElJoGGpbyrP4XZ1Jrt/jdG6l0ksf gbrRWsiDfbfrtN3J0kjAfUy9JangOt4pMSJiDeLRAtmInyTnzGh7GHp6HymJ9M2Euj8Q rdnpjCeMA+t6TC56ri78V8BIdPC2IAq0MEyVLCFr2854Zwf2KlS3OE6Oj7vUhJ8ygk6g g0YsQ3UQH8or50F5IWISPttY97jPs9zhOwhNFrt+Lukl3T9RR72QwhZD5qjQEAssuUnm jaUgVBrl8CzHadviBVSrqr0meQJJ7c+5yyFfe8bdZi3LHgxcmNL+Btq0Erfaowru8I0r nE5A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=KsFWVKyUTisvLWEBfJHuAqZZOIzRC+wakmOYPwQrXVU=; b=pWX7UuJ9g3LC64zUsxczFCwUcpzboffbAyIj+90REq4MC0El+pX7/mnFtQpNJ4MZeM 1u4xlSTItKRX/9jp1D2ZQ07e0UFD510xsOWov3iWf/i8RtzIAieM4ugUntDeRWi57ZSX 6RPQWcAnU9jAvABivlramBmOeuQVvKhhFxsgwoHho3bufeds3PL5SAn2oS0gUL1JMmg9 EnrngLDxnr5kHjB571+BqKuFN+KMUCy9Tl3ZlKDN/FArhCdf8wZmeLkmd6yoUDfKSUTy s1VBS4T7xhS8MFKw3OEkbIFFiwdmOtFjfbZP5+mf4dG/J+SP8W0rbjMJqlGoK4KddaCZ ADuQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@canonical.com header.s=20210705 header.b=FZMzSoee; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=canonical.com Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 26-20020a170906021a00b008b178578178si15547176ejd.576.2023.02.20.09.46.22; Mon, 20 Feb 2023 09:46:51 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@canonical.com header.s=20210705 header.b=FZMzSoee; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=canonical.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232233AbjBTRTN (ORCPT <rfc822;kautuk.consul.80@gmail.com> + 99 others); Mon, 20 Feb 2023 12:19:13 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55220 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231951AbjBTRTM (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Mon, 20 Feb 2023 12:19:12 -0500 Received: from smtp-relay-internal-0.canonical.com (smtp-relay-internal-0.canonical.com [185.125.188.122]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 5E0DF1C7F5 for <linux-kernel@vger.kernel.org>; Mon, 20 Feb 2023 09:19:10 -0800 (PST) Received: from mail-ed1-f70.google.com (mail-ed1-f70.google.com [209.85.208.70]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by smtp-relay-internal-0.canonical.com (Postfix) with ESMTPS id 873B63F582 for <linux-kernel@vger.kernel.org>; Mon, 20 Feb 2023 17:19:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=canonical.com; s=20210705; t=1676913546; bh=KsFWVKyUTisvLWEBfJHuAqZZOIzRC+wakmOYPwQrXVU=; h=From:To:Cc:Subject:Date:Message-Id:MIME-Version; b=FZMzSoeecI91UrA5teqL8d4x6aQbaIiXb6laVlwqHzRU2vioww5CHpvnaQ1oCEGKW iXE+W5kkIjMnKl8MVSgEP3w3QFUeAf9c7InTtYY3YWJkBgn3Vw4CbEMS5ehn3Lvmsj rb/FVr3bQjgJYmenUJSsIbfZ3XUu7GjmYi+U6hMMTd8zIAya4IHoGKx1plBsMNSX4f gYIkyr98FT/4P4jzHnO1jBIrAy48XS19llrrwFAyh5DFGRjkZXcNHfVLo92Db7rLBB c11hHySKzRqHfsOBwwttQHUNNA+qNWELKjfCxam3h3/9FE6OD8mCXPt9dBuuMSUm+Z lg8EcUMXwMzSg== Received: by mail-ed1-f70.google.com with SMTP id dk16-20020a0564021d9000b004aaa054d189so2261506edb.11 for <linux-kernel@vger.kernel.org>; Mon, 20 Feb 2023 09:19:06 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=KsFWVKyUTisvLWEBfJHuAqZZOIzRC+wakmOYPwQrXVU=; b=mqdSRICZ3WRGrLl0pwvL6JfG8A3K0y8y0N9bPN/6vmZVDWVm3ZoOE8sM0Z+Z/62BCC vc6IhoUMJP1PcaLbrYit/mjZ2I660iz2hnOh2/8aGkEPInin6xNGhDr6ECPoGvS5yR5O 5ZJG5SIkhDr3z1Y1TlxUE7eRm/gbefrbMpsY6rUAn/b2WNTe9pIcGRDxH3EI14KWGYyA hj4JbLNhvCv7bXyLJ3QH0mc0vY5sJizAi8h38dvqRSib2l343poqDWxluD7AOCeup7cl clmYCqLfrxkiI8DtP7PuakEOviGCziKvqtRr59qpWzVM/Zt+XRmI+my73UuaCimF415n S6fw== X-Gm-Message-State: AO0yUKV8b4hUUM6oftTQi+HOZRukFcUfr25drg6n0j0whS9ljXNeEJHD NepYogfaeetjUugkWNYAfCRBjYtppG30lzyikd3JuhvfAI351Y0a1uKwcDUe33Zuv6Mns16PbQo kAx7XhSwC38G7xblfnqnIJ4AUWBCTaikIIehxAYxsZAqERm+ldQ== X-Received: by 2002:a05:6402:1151:b0:4ac:beba:dc87 with SMTP id g17-20020a056402115100b004acbebadc87mr1075439edw.0.1676913546121; Mon, 20 Feb 2023 09:19:06 -0800 (PST) X-Received: by 2002:a05:6402:1151:b0:4ac:beba:dc87 with SMTP id g17-20020a056402115100b004acbebadc87mr1075416edw.0.1676913545790; Mon, 20 Feb 2023 09:19:05 -0800 (PST) Received: from localhost.localdomain (host-79-44-179-55.retail.telecomitalia.it. [79.44.179.55]) by smtp.gmail.com with ESMTPSA id ee51-20020a056402293300b004aef6454d6dsm1984489edb.37.2023.02.20.09.19.04 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 20 Feb 2023 09:19:05 -0800 (PST) From: Andrea Righi <andrea.righi@canonical.com> To: Jani Nikula <jani.nikula@linux.intel.com>, Joonas Lahtinen <joonas.lahtinen@linux.intel.com>, Rodrigo Vivi <rodrigo.vivi@intel.com>, Tvrtko Ursulin <tvrtko.ursulin@linux.intel.com>, David Airlie <airlied@gmail.com>, Daniel Vetter <daniel@ffwll.ch> Cc: Emil Renner Berthing <emil.renner.berthing@canonical.com>, intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: [PATCH] drm/i915/sseu: fix max_subslices array-index-out-of-bounds access Date: Mon, 20 Feb 2023 18:18:58 +0100 Message-Id: <20230220171858.131416-1-andrea.righi@canonical.com> X-Mailer: git-send-email 2.38.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1758373044442193960?= X-GMAIL-MSGID: =?utf-8?q?1758373044442193960?= |
Series |
drm/i915/sseu: fix max_subslices array-index-out-of-bounds access
|
|
Commit Message
Andrea Righi
Feb. 20, 2023, 5:18 p.m. UTC
It seems that commit bc3c5e0809ae ("drm/i915/sseu: Don't try to store EU
mask internally in UAPI format") exposed a potential out-of-bounds
access, reported by UBSAN as following on a laptop with a gen 11 i915
card:
UBSAN: array-index-out-of-bounds in drivers/gpu/drm/i915/gt/intel_sseu.c:65:27
index 6 is out of range for type 'u16 [6]'
CPU: 2 PID: 165 Comm: systemd-udevd Not tainted 6.2.0-9-generic #9-Ubuntu
Hardware name: Dell Inc. XPS 13 9300/077Y9N, BIOS 1.11.0 03/22/2022
Call Trace:
<TASK>
show_stack+0x4e/0x61
dump_stack_lvl+0x4a/0x6f
dump_stack+0x10/0x18
ubsan_epilogue+0x9/0x3a
__ubsan_handle_out_of_bounds.cold+0x42/0x47
gen11_compute_sseu_info+0x121/0x130 [i915]
intel_sseu_info_init+0x15d/0x2b0 [i915]
intel_gt_init_mmio+0x23/0x40 [i915]
i915_driver_mmio_probe+0x129/0x400 [i915]
? intel_gt_probe_all+0x91/0x2e0 [i915]
i915_driver_probe+0xe1/0x3f0 [i915]
? drm_privacy_screen_get+0x16d/0x190 [drm]
? acpi_dev_found+0x64/0x80
i915_pci_probe+0xac/0x1b0 [i915]
...
According to the definition of sseu_dev_info, eu_mask->hsw is limited to
a maximum of GEN_MAX_SS_PER_HSW_SLICE (6) sub-slices, but
gen11_sseu_info_init() can potentially set 8 sub-slices, in the
!IS_JSL_EHL(gt->i915) case.
Fix this by reserving up to 8 slots for max_subslices in the eu_mask
struct.
Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>
Signed-off-by: Andrea Righi <andrea.righi@canonical.com>
---
drivers/gpu/drm/i915/gt/intel_sseu.h | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
Comments
On 20/02/2023 17:18, Andrea Righi wrote: > It seems that commit bc3c5e0809ae ("drm/i915/sseu: Don't try to store EU > mask internally in UAPI format") exposed a potential out-of-bounds > access, reported by UBSAN as following on a laptop with a gen 11 i915 > card: > > UBSAN: array-index-out-of-bounds in drivers/gpu/drm/i915/gt/intel_sseu.c:65:27 > index 6 is out of range for type 'u16 [6]' > CPU: 2 PID: 165 Comm: systemd-udevd Not tainted 6.2.0-9-generic #9-Ubuntu > Hardware name: Dell Inc. XPS 13 9300/077Y9N, BIOS 1.11.0 03/22/2022 > Call Trace: > <TASK> > show_stack+0x4e/0x61 > dump_stack_lvl+0x4a/0x6f > dump_stack+0x10/0x18 > ubsan_epilogue+0x9/0x3a > __ubsan_handle_out_of_bounds.cold+0x42/0x47 > gen11_compute_sseu_info+0x121/0x130 [i915] > intel_sseu_info_init+0x15d/0x2b0 [i915] > intel_gt_init_mmio+0x23/0x40 [i915] > i915_driver_mmio_probe+0x129/0x400 [i915] > ? intel_gt_probe_all+0x91/0x2e0 [i915] > i915_driver_probe+0xe1/0x3f0 [i915] > ? drm_privacy_screen_get+0x16d/0x190 [drm] > ? acpi_dev_found+0x64/0x80 > i915_pci_probe+0xac/0x1b0 [i915] > ... > > According to the definition of sseu_dev_info, eu_mask->hsw is limited to > a maximum of GEN_MAX_SS_PER_HSW_SLICE (6) sub-slices, but > gen11_sseu_info_init() can potentially set 8 sub-slices, in the > !IS_JSL_EHL(gt->i915) case. > > Fix this by reserving up to 8 slots for max_subslices in the eu_mask > struct. > > Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com> > Signed-off-by: Andrea Righi <andrea.righi@canonical.com> Looks like bug was probably introduced in: Fixes: bc3c5e0809ae ("drm/i915/sseu: Don't try to store EU mask internally in UAPI format") Cc: Matt Roper <matthew.d.roper@intel.com> Cc: Balasubramani Vivekanandan <balasubramani.vivekanandan@intel.com> Cc: <stable@vger.kernel.org> # v6.0+ Adding Matt to cross-check. Regards, Tvrtko > --- > drivers/gpu/drm/i915/gt/intel_sseu.h | 2 +- > 1 file changed, 1 insertion(+), 1 deletion(-) > > diff --git a/drivers/gpu/drm/i915/gt/intel_sseu.h b/drivers/gpu/drm/i915/gt/intel_sseu.h > index aa87d3832d60..d7e8c374f153 100644 > --- a/drivers/gpu/drm/i915/gt/intel_sseu.h > +++ b/drivers/gpu/drm/i915/gt/intel_sseu.h > @@ -27,7 +27,7 @@ struct drm_printer; > * is only relevant to pre-Xe_HP platforms (Xe_HP and beyond use the > * I915_MAX_SS_FUSE_BITS value below). > */ > -#define GEN_MAX_SS_PER_HSW_SLICE 6 > +#define GEN_MAX_SS_PER_HSW_SLICE 8 > > /* > * Maximum number of 32-bit registers used by hardware to express the
On Tue, Feb 21, 2023 at 09:01:24AM +0000, Tvrtko Ursulin wrote: > > > On 20/02/2023 17:18, Andrea Righi wrote: > > It seems that commit bc3c5e0809ae ("drm/i915/sseu: Don't try to store EU > > mask internally in UAPI format") exposed a potential out-of-bounds > > access, reported by UBSAN as following on a laptop with a gen 11 i915 > > card: > > > > UBSAN: array-index-out-of-bounds in drivers/gpu/drm/i915/gt/intel_sseu.c:65:27 > > index 6 is out of range for type 'u16 [6]' > > CPU: 2 PID: 165 Comm: systemd-udevd Not tainted 6.2.0-9-generic #9-Ubuntu > > Hardware name: Dell Inc. XPS 13 9300/077Y9N, BIOS 1.11.0 03/22/2022 > > Call Trace: > > <TASK> > > show_stack+0x4e/0x61 > > dump_stack_lvl+0x4a/0x6f > > dump_stack+0x10/0x18 > > ubsan_epilogue+0x9/0x3a > > __ubsan_handle_out_of_bounds.cold+0x42/0x47 > > gen11_compute_sseu_info+0x121/0x130 [i915] > > intel_sseu_info_init+0x15d/0x2b0 [i915] > > intel_gt_init_mmio+0x23/0x40 [i915] > > i915_driver_mmio_probe+0x129/0x400 [i915] > > ? intel_gt_probe_all+0x91/0x2e0 [i915] > > i915_driver_probe+0xe1/0x3f0 [i915] > > ? drm_privacy_screen_get+0x16d/0x190 [drm] > > ? acpi_dev_found+0x64/0x80 > > i915_pci_probe+0xac/0x1b0 [i915] > > ... > > > > According to the definition of sseu_dev_info, eu_mask->hsw is limited to > > a maximum of GEN_MAX_SS_PER_HSW_SLICE (6) sub-slices, but > > gen11_sseu_info_init() can potentially set 8 sub-slices, in the > > !IS_JSL_EHL(gt->i915) case. > > > > Fix this by reserving up to 8 slots for max_subslices in the eu_mask > > struct. > > > > Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com> > > Signed-off-by: Andrea Righi <andrea.righi@canonical.com> > > Looks like bug was probably introduced in: > > Fixes: bc3c5e0809ae ("drm/i915/sseu: Don't try to store EU mask internally in UAPI format") > Cc: Matt Roper <matthew.d.roper@intel.com> > Cc: Balasubramani Vivekanandan <balasubramani.vivekanandan@intel.com> > Cc: <stable@vger.kernel.org> # v6.0+ > > Adding Matt to cross-check. Yep, looks like there's one specific SKU of ICL that has 8 subslices that we overlooked previously. Reviewed-by: Matt Roper <matthew.d.roper@intel.com> > > Regards, > > Tvrtko > > > --- > > drivers/gpu/drm/i915/gt/intel_sseu.h | 2 +- > > 1 file changed, 1 insertion(+), 1 deletion(-) > > > > diff --git a/drivers/gpu/drm/i915/gt/intel_sseu.h b/drivers/gpu/drm/i915/gt/intel_sseu.h > > index aa87d3832d60..d7e8c374f153 100644 > > --- a/drivers/gpu/drm/i915/gt/intel_sseu.h > > +++ b/drivers/gpu/drm/i915/gt/intel_sseu.h > > @@ -27,7 +27,7 @@ struct drm_printer; > > * is only relevant to pre-Xe_HP platforms (Xe_HP and beyond use the > > * I915_MAX_SS_FUSE_BITS value below). > > */ > > -#define GEN_MAX_SS_PER_HSW_SLICE 6 > > +#define GEN_MAX_SS_PER_HSW_SLICE 8 > > /* > > * Maximum number of 32-bit registers used by hardware to express the
diff --git a/drivers/gpu/drm/i915/gt/intel_sseu.h b/drivers/gpu/drm/i915/gt/intel_sseu.h index aa87d3832d60..d7e8c374f153 100644 --- a/drivers/gpu/drm/i915/gt/intel_sseu.h +++ b/drivers/gpu/drm/i915/gt/intel_sseu.h @@ -27,7 +27,7 @@ struct drm_printer; * is only relevant to pre-Xe_HP platforms (Xe_HP and beyond use the * I915_MAX_SS_FUSE_BITS value below). */ -#define GEN_MAX_SS_PER_HSW_SLICE 6 +#define GEN_MAX_SS_PER_HSW_SLICE 8 /* * Maximum number of 32-bit registers used by hardware to express the