From patchwork Fri Feb 10 10:34:54 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Neil Armstrong X-Patchwork-Id: 55381 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:adf:eb09:0:0:0:0:0 with SMTP id s9csp876190wrn; Fri, 10 Feb 2023 02:36:57 -0800 (PST) X-Google-Smtp-Source: AK7set+1Qkpesh5wwZDULm3poZz99XsY55/oCCTjNHUZUWJ6rV5wP/n7mj2Yu5jghu6w/CIeasYs X-Received: by 2002:a17:906:53c8:b0:88f:79e7:8305 with SMTP id p8-20020a17090653c800b0088f79e78305mr16369976ejo.63.1676025417312; Fri, 10 Feb 2023 02:36:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1676025417; cv=none; d=google.com; s=arc-20160816; b=ANxKDx/tyKnTfES+xgekZB3oIqTxU78gfwApn4xE17ZPWwP343VZhqiF8DWYz/ucs7 JTWruAbyNqEUaZbdDQxVaIL2IVySa/76H6k/xTP2ooUNVHFzV93tY3vIMplrVXznEaao x8er1x04v7zOWpjbc3XKqqgH4plpBHkiSVekH5p8wt4WOjxrTF+CVXG8T/XNXOXE8TwA CVIOHRJ7kJ9f0XE6GpXrVKo+vY1j/Wg1649B/zP1bJ9o+/qxXid2PWth53JyllZS3k6U 7GdV7QFee/LWcS1JstBPoC1/AoW1B1DC+Zr3lWunjogKxLclBwt8dcndnn4MSc4MI2r0 YaOw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:in-reply-to:references:message-id :content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=QKMQ6JZNfoQFQu0rb2MpaNHYonP3HvUmrwgg0187xgo=; b=ZrK6h/qWxDfIztzrss7N+wsQb8W/YPn5H7sIM1DLy9MAIOUJBZxcu5M6sxXhACSw0p PTks4Ai+rRcqSwPUYw7/reZWTGQwPHAj7BsU5jELktai4yeQUDS1ph51ha3huqdUWitg RQJAFBO6iJhr4shdhOKhwOltrCS3QdX4y/n2fC+5hQz7bViRMH30r2HK271iIKwjX/nD q8R3P6Hld3mgqGb2G9CvARqqVLAYAkLo5nORbWU47Z+uoMFexekKoj1EKHQzrT4kJ6tR SI7+eo7Ic8zMhKeEqHM4KARwSq2iy6gw4KXJV2Dk/4k5SsOVplqC003PHW1ZyPNl0VXh 730Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=PUf1ELYM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id s9-20020a170906220900b008aac1676f7bsi8123668ejs.997.2023.02.10.02.36.33; Fri, 10 Feb 2023 02:36:57 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=PUf1ELYM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232160AbjBJKfM (ORCPT + 99 others); Fri, 10 Feb 2023 05:35:12 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49868 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232126AbjBJKfD (ORCPT ); Fri, 10 Feb 2023 05:35:03 -0500 Received: from mail-wr1-x431.google.com (mail-wr1-x431.google.com [IPv6:2a00:1450:4864:20::431]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 485507096B for ; Fri, 10 Feb 2023 02:35:02 -0800 (PST) Received: by mail-wr1-x431.google.com with SMTP id h16so4577852wrz.12 for ; Fri, 10 Feb 2023 02:35:02 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=QKMQ6JZNfoQFQu0rb2MpaNHYonP3HvUmrwgg0187xgo=; b=PUf1ELYMWH9j2YA4oD7zplIxIiorjyI0GCxQE8nhPPaAr1GBRZlDjZv8otDRpvjW4l 088ZBNHiot8lGTj4LwTkT4Vy34K3UWGBhxiL3fhfDRt/QZDJfzDregesdTb2XTr439lp 9SIuDao65AdO8fdsm05NZaD0GNukztnTkDlCigvr+vJPYOkq+4KOz7VyX9S+wZ70H44w lz8cl/Vcb7FVTjr4wM/YmtOytSbhKKw+CEKovV7TOFJ3j3y/gwGQZ9utoR1t5A//EveU TJRaZyS9EAmD6spu3tslnQkokPPNzTBa3W16RH7mFCOM6c/iFzevAK3D/N3V+y5o2+yn /T9A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=QKMQ6JZNfoQFQu0rb2MpaNHYonP3HvUmrwgg0187xgo=; b=qUUbRiFK0xq3Qo0pbnb28LYBFS7sW4x5TqPLN5PEBZFvtKC5+JPrxG+9HE+0A/knCD 3Rnv9Gr/4KzwPtKXKRHLbUnB/2HJTXpSv+vLWUw4KFqj6rPDIJTQvEm3XJvKI6COUe5m 7JIc/q7a1bN+x5TV1wMaAwmOyQC4orJH/2uhbbrBMIQgwGawoJGBemRRiog+fDthPPvn SpQwL7jj7+c9kFfNMCK7dtxDJsD9EQKDSIwUrJt/bt+b8Yt1F8vFwl/L1N290ukllZvE 1ncnSoXcaAbSS36nbpBHl6EIfPL51rfB47Qxg0I4uRVxm/Zky9LP6KfJpov4gX/W2zYi gpfQ== X-Gm-Message-State: AO0yUKUhxXLfI/KuPNSMpe68zhYqng727E5jLcbeVlquAYSIivYvNYQV 4TRVm33DWHV/2K4Lxz52BXnJ4g== X-Received: by 2002:adf:e708:0:b0:2be:3ccd:7f37 with SMTP id c8-20020adfe708000000b002be3ccd7f37mr14399928wrm.52.1676025300869; Fri, 10 Feb 2023 02:35:00 -0800 (PST) Received: from arrakeen.starnux.net ([2a01:e0a:982:cbb0:8261:5fff:fe11:bdda]) by smtp.gmail.com with ESMTPSA id b18-20020a05600c4e1200b003e00c453447sm7937958wmq.48.2023.02.10.02.34.59 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 10 Feb 2023 02:35:00 -0800 (PST) From: Neil Armstrong Date: Fri, 10 Feb 2023 11:34:54 +0100 Subject: [PATCH v2 5/5] arm64: dts: qcom: sm8450: add dp controller MIME-Version: 1.0 Message-Id: <20230206-topic-sm8450-upstream-dp-controller-v2-5-529da2203659@linaro.org> References: <20230206-topic-sm8450-upstream-dp-controller-v2-0-529da2203659@linaro.org> In-Reply-To: <20230206-topic-sm8450-upstream-dp-controller-v2-0-529da2203659@linaro.org> To: Rob Clark , Abhinav Kumar , Dmitry Baryshkov , Sean Paul , David Airlie , Daniel Vetter , Rob Herring , Krzysztof Kozlowski , Kuogee Hsieh , Andy Gross , Bjorn Andersson , Konrad Dybcio Cc: linux-arm-msm@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Neil Armstrong X-Mailer: b4 0.12.0 X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1757440028323091245?= X-GMAIL-MSGID: =?utf-8?q?1757440028323091245?= Add the Display Port controller subnode to the MDSS node. Signed-off-by: Neil Armstrong --- arch/arm64/boot/dts/qcom/sm8450.dtsi | 84 ++++++++++++++++++++++++++++++++++-- 1 file changed, 81 insertions(+), 3 deletions(-) diff --git a/arch/arm64/boot/dts/qcom/sm8450.dtsi b/arch/arm64/boot/dts/qcom/sm8450.dtsi index 6248adc546f2..5e47cac6c582 100644 --- a/arch/arm64/boot/dts/qcom/sm8450.dtsi +++ b/arch/arm64/boot/dts/qcom/sm8450.dtsi @@ -2742,13 +2742,20 @@ ports { port@0 { reg = <0>; - dpu_intf1_out: endpoint { - remote-endpoint = <&mdss_dsi0_in>; + dpu_intf0_out: endpoint { + remote-endpoint = <&mdss_dp0_in>; }; }; port@1 { reg = <1>; + dpu_intf1_out: endpoint { + remote-endpoint = <&mdss_dsi0_in>; + }; + }; + + port@2 { + reg = <2>; dpu_intf2_out: endpoint { remote-endpoint = <&mdss_dsi1_in>; }; @@ -2786,6 +2793,77 @@ opp-500000000 { }; }; + mdss_dp0: displayport-controller@ae90000 { + compatible = "qcom,sm8350-dp"; + reg = <0 0xae90000 0 0xfc>, + <0 0xae90200 0 0xc0>, + <0 0xae90400 0 0x770>, + <0 0xae91000 0 0x98>; + interrupt-parent = <&mdss>; + interrupts = <12>; + clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, + <&dispcc DISP_CC_MDSS_DPTX0_AUX_CLK>, + <&dispcc DISP_CC_MDSS_DPTX0_LINK_CLK>, + <&dispcc DISP_CC_MDSS_DPTX0_LINK_INTF_CLK>, + <&dispcc DISP_CC_MDSS_DPTX0_PIXEL0_CLK>; + clock-names = "core_iface", + "core_aux", + "ctrl_link", + "ctrl_link_iface", + "stream_pixel"; + + assigned-clocks = <&dispcc DISP_CC_MDSS_DPTX0_LINK_CLK_SRC>, + <&dispcc DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC>; + assigned-clock-parents = <&usb_1_qmpphy 1>, + <&usb_1_qmpphy 2>; + + phys = <&usb_1_qmpphy 1>; + phy-names = "dp"; + + #sound-dai-cells = <0>; + + operating-points-v2 = <&dp_opp_table>; + power-domains = <&rpmhpd SM8450_MMCX>; + + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + mdss_dp0_in: endpoint { + remote-endpoint = <&dpu_intf0_out>; + }; + }; + }; + + dp_opp_table: opp-table { + compatible = "operating-points-v2"; + + opp-160000000 { + opp-hz = /bits/ 64 <160000000>; + required-opps = <&rpmhpd_opp_low_svs>; + }; + + opp-270000000 { + opp-hz = /bits/ 64 <270000000>; + required-opps = <&rpmhpd_opp_svs>; + }; + + opp-540000000 { + opp-hz = /bits/ 64 <540000000>; + required-opps = <&rpmhpd_opp_svs_l1>; + }; + + opp-810000000 { + opp-hz = /bits/ 64 <810000000>; + required-opps = <&rpmhpd_opp_nom>; + }; + }; + }; + mdss_dsi0: dsi@ae94000 { compatible = "qcom,sm8450-dsi-ctrl", "qcom,mdss-dsi-ctrl"; reg = <0 0x0ae94000 0 0x400>; @@ -2963,8 +3041,8 @@ dispcc: clock-controller@af00000 { <&mdss_dsi0_phy 1>, <&mdss_dsi1_phy 0>, <&mdss_dsi1_phy 1>, - <&usb_1_qmpphy 0>, <&usb_1_qmpphy 1>, + <&usb_1_qmpphy 2>, <0>, /* dp1 */ <0>, <0>, /* dp2 */