From patchwork Fri Feb 3 17:46:44 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Krzysztof Kozlowski X-Patchwork-Id: 52597 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:adf:eb09:0:0:0:0:0 with SMTP id s9csp974616wrn; Fri, 3 Feb 2023 09:48:45 -0800 (PST) X-Google-Smtp-Source: AK7set+5kNadzqhNO9mzIOYIC4T2gGb88lTyXfmElsbs3Knos1e6c9spg46n9hhELhwb6wM2nc// X-Received: by 2002:a17:90b:4c47:b0:22c:7e2a:efc5 with SMTP id np7-20020a17090b4c4700b0022c7e2aefc5mr11370234pjb.37.1675446525611; Fri, 03 Feb 2023 09:48:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1675446525; cv=none; d=google.com; s=arc-20160816; b=B9Q3LXNCyW/1K3ZKw/Jim1TG16OSAuCr4MExDeUCEIuFiVfXAmn2TJwrkghqk2gvoc ytMFe1j5zFNHOCud79xjmKKpQ6AIwFW5XbcvsNdX+H/zrIjuvxp+pwSS6DH7Ahizivji 0CVyZS5vYVkhEZHrpVp7bQBqwo6nxs+73bcgeZBq+KjFRK+HIYgmRhNyJ+Csj6AWr+u5 ePvCX1nsud9KKtq1khjQFdNdyuKtXRxj56v4n4KrVPOEk5jCMST/a9te0JwvZPIflqs9 zFQkQN9i3OmV+OH2PqVoZCoa/ubze/RhD/tUtRGaFn4rlB02FtTDgntQfJ7pIEtMR8W1 Tuaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=Y0/8EJx4NPEzlDSnDbn1yVqQ3O77UPSHSnPTpfzx4rU=; b=hIITSFylmIc8JqYnhseVitbGt2zFQJzHVLfzWAQp/+rUI5y3BZF/U5EpCcw7xFRV7i dsArkh05BUchYQ+eiSoldZ/hbCgafl1yK1tmtnbpQCJF58XI3TwXPqR/k74u0SziN6Rz ri6xqRq9WfJaEgXkc5UzNOQHHKBzlO/RL/tAzPc4KoJyDjkUgQsX2txRPcC6CcuOZgh4 V3tMZ1LRFIv+p33IbSQxTbWGwyIbyHg9MVUAwia3MPdMhmnYKd2cKNSGkEeCmGaRJBzE GaeNCEO5rNZkNpFKPyALmGRlso/GIhozmIQ5qOTmQUdy7KLmUoCLgYdMZg/hZZnWWOkF qxPw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=RanFkq8s; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id c4-20020a17090a8d0400b00229008bcf6bsi3455222pjo.16.2023.02.03.09.48.31; Fri, 03 Feb 2023 09:48:45 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=RanFkq8s; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233436AbjBCRr2 (ORCPT + 99 others); Fri, 3 Feb 2023 12:47:28 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:51574 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232764AbjBCRrU (ORCPT ); Fri, 3 Feb 2023 12:47:20 -0500 Received: from mail-wm1-x332.google.com (mail-wm1-x332.google.com [IPv6:2a00:1450:4864:20::332]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0C602AC204 for ; Fri, 3 Feb 2023 09:47:01 -0800 (PST) Received: by mail-wm1-x332.google.com with SMTP id bg26so4480389wmb.0 for ; Fri, 03 Feb 2023 09:47:00 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=Y0/8EJx4NPEzlDSnDbn1yVqQ3O77UPSHSnPTpfzx4rU=; b=RanFkq8sZi+UIQnxke3KYSjfAdAYAfEvSW0SGQYz4PE1vjZfyDWGCh/t4wc/8Zpxpu QdtruumgYQvc8+nxu6dDf+eTx9RXPTWKE3ODmXT/1Kgarp7uSbftMkFN3K8SSfF6pcTC C7G9yPXQ4lumujc6C6fO5bX4p/jAAxOWBtF2Sb0uhBovyx2hLyGI8bYsxEhiEsDw5i0A wt2Css1AIGDvAMOCZmK7FJK0rFON35wL0dgX1tSdsRIQDLzeioBsuvDgop4g2dr541xH y9ULA9YwWGOCC1FdShmafo15+EIXcnXg2jW1K82yipgAyHWmuB56olSQ7y7wfWovrYLT i5JA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=Y0/8EJx4NPEzlDSnDbn1yVqQ3O77UPSHSnPTpfzx4rU=; b=pehWNkb7ejr2GGwzFElu1G6o0XuDmq1+eGrVXJzbCE02bHRcjY0Me7IIxMFSWn5JZi rQQ7wr/V9zHW/W5RsaFBxgZBz8jVqVSxpxwdhA8rmdY5UFlSLHTvlc/xnI0otpD0hjN/ kWE41t+wBnRVtjHJmptt91McSRzAffbgXyfxD+NgBdxcH47F2GK2hBWl4LHtgI8Tdw3P NFQ4zRCCLqHR6OKNZD38AEevOBz/UuoMAuUa6DEwG60BmGIQ+hao7/0FCb7U0INAeOjy XedUiufSNlejhD4ksj6WwhivbdaFRYG8IlGBPmaulFhy0AhMFErCeq8l6ZHC7dbkzjaB c7mQ== X-Gm-Message-State: AO0yUKUf2isJdTt4YTevpALb0ZjkzDNlIxxB5aknlQD6sZA3GoQ2p/QX DCcLdzKRdc/97vI4y6oTg25pmQ== X-Received: by 2002:a7b:cd17:0:b0:3dc:5342:4132 with SMTP id f23-20020a7bcd17000000b003dc53424132mr10710901wmj.4.1675446414531; Fri, 03 Feb 2023 09:46:54 -0800 (PST) Received: from krzk-bin.. ([178.197.216.144]) by smtp.gmail.com with ESMTPSA id w14-20020a05600c474e00b003dfe57f6f61sm2964725wmo.33.2023.02.03.09.46.52 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Feb 2023 09:46:54 -0800 (PST) From: Krzysztof Kozlowski To: Andy Gross , Bjorn Andersson , Konrad Dybcio , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Srinivas Kandagatla , linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Krzysztof Kozlowski Subject: [PATCH 1/2] dt-bindings: pinctrl: qcom,sm8550-lpass-lpi-pinctrl: add SM8550 LPASS Date: Fri, 3 Feb 2023 18:46:44 +0100 Message-Id: <20230203174645.597053-1-krzysztof.kozlowski@linaro.org> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1756833016368609672?= X-GMAIL-MSGID: =?utf-8?q?1756833016368609672?= Add bidings for pin controller in Low Power Audio SubSystem (LPASS). Signed-off-by: Krzysztof Kozlowski --- .../qcom,sm8550-lpass-lpi-pinctrl.yaml | 148 ++++++++++++++++++ 1 file changed, 148 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/qcom,sm8550-lpass-lpi-pinctrl.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sm8550-lpass-lpi-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/qcom,sm8550-lpass-lpi-pinctrl.yaml new file mode 100644 index 000000000000..5e90051ed314 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sm8550-lpass-lpi-pinctrl.yaml @@ -0,0 +1,148 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,sm8550-lpass-lpi-pinctrl.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm SM8550 SoC LPASS LPI TLMM + +maintainers: + - Krzysztof Kozlowski + - Srinivas Kandagatla + +description: + Top Level Mode Multiplexer pin controller in the Low Power Audio SubSystem + (LPASS) Low Power Island (LPI) of Qualcomm SM8550 SoC. + +properties: + compatible: + const: qcom,sm8550-lpass-lpi-pinctrl + + reg: + items: + - description: LPASS LPI TLMM Control and Status registers + - description: LPASS LPI pins SLEW registers + + clocks: + items: + - description: LPASS Core voting clock + - description: LPASS Audio voting clock + + clock-names: + items: + - const: core + - const: audio + + gpio-controller: true + + "#gpio-cells": + description: Specifying the pin number and flags, as defined in + include/dt-bindings/gpio/gpio.h + const: 2 + + gpio-ranges: + maxItems: 1 + +patternProperties: + "-state$": + oneOf: + - $ref: "#/$defs/qcom-sm8550-lpass-state" + - patternProperties: + "-pins$": + $ref: "#/$defs/qcom-sm8550-lpass-state" + additionalProperties: false + +$defs: + qcom-sm8550-lpass-state: + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configuration. + Client device subnodes use below standard properties. + $ref: /schemas/pinctrl/pincfg-node.yaml + + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + pattern: "^gpio([0-9]|1[0-9]|2[0-2])$" + + function: + enum: [ dmic1_clk, dmic1_data, dmic2_clk, dmic2_data, dmic3_clk, + dmic3_data, dmic4_clk, dmic4_data, ext_mclk1_a, ext_mclk1_b, + ext_mclk1_c, ext_mclk1_d, ext_mclk1_e, gpio, i2s0_clk, + i2s0_data, i2s0_ws, i2s1_clk, i2s1_data, i2s1_ws, i2s2_clk, + i2s2_data, i2s2_ws, i2s3_clk, i2s3_data, i2s3_ws, i2s4_clk, + i2s4_data, i2s4_ws, slimbus_clk, slimbus_data, swr_rx_clk, + swr_rx_data, swr_tx_clk, swr_tx_data, wsa_swr_clk, + wsa_swr_data, wsa2_swr_clk, wsa2_swr_data ] + description: + Specify the alternative function to be configured for the specified + pins. + + drive-strength: + enum: [2, 4, 6, 8, 10, 12, 14, 16] + default: 2 + description: + Selects the drive strength for the specified pins, in mA. + + slew-rate: + enum: [0, 1, 2, 3] + default: 0 + description: | + 0: No adjustments + 1: Higher Slew rate (faster edges) + 2: Lower Slew rate (slower edges) + 3: Reserved (No adjustments) + + bias-pull-down: true + bias-pull-up: true + bias-disable: true + output-high: true + output-low: true + + required: + - pins + - function + + additionalProperties: false + +allOf: + - $ref: pinctrl.yaml# + +required: + - compatible + - reg + - clocks + - clock-names + - gpio-controller + - "#gpio-cells" + - gpio-ranges + +additionalProperties: false + +examples: + - | + #include + + lpass_tlmm: pinctrl@6e80000 { + compatible = "qcom,sm8550-lpass-lpi-pinctrl"; + reg = <0x06e80000 0x20000>, + <0x0725a000 0x10000>; + + clocks = <&q6prmcc LPASS_HW_MACRO_VOTE LPASS_CLK_ATTRIBUTE_COUPLE_NO>, + <&q6prmcc LPASS_HW_DCODEC_VOTE LPASS_CLK_ATTRIBUTE_COUPLE_NO>; + clock-names = "core", "audio"; + + gpio-controller; + #gpio-cells = <2>; + gpio-ranges = <&lpass_tlmm 0 0 23>; + + tx-swr-sleep-clk-state { + pins = "gpio0"; + function = "swr_tx_clk"; + drive-strength = <2>; + bias-pull-down; + }; + };