From patchwork Wed Oct 19 17:06:53 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Dinh Nguyen X-Patchwork-Id: 5765 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:4ac7:0:0:0:0:0 with SMTP id y7csp440711wrs; Wed, 19 Oct 2022 10:13:38 -0700 (PDT) X-Google-Smtp-Source: AMsMyM4i/0MoM517OirdCqOqAOGd7Y98Ty6pPT5jY4/eMfSbluxh3bJjJBgzPyIj6jtx/SrS9WJh X-Received: by 2002:a63:4949:0:b0:442:b733:2fae with SMTP id y9-20020a634949000000b00442b7332faemr7822734pgk.424.1666199618588; Wed, 19 Oct 2022 10:13:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1666199618; cv=none; d=google.com; s=arc-20160816; b=CVzFEavgU8gdQlC8vaxBlSJFlSKPGoicVR5bMzMDYMkZ52AU+h11eZn8CRIokbu337 xc0RMtkxhW5lHilgmhctX1EgEDYnAiCx35Azo2G/2F2zcGlWpFKAlo7PMrpJOKIt6zzR DERrYhSH+oieMYNr+KEwEb2MA8vwZ4Tr2vK2jMaI7UkcEZ0ciQWxk7F/aDDclX3jjL9J Q6bYORc50sjHQxDEkRs7iLdZmkwxQDWDH9qS7kQkfZg5GlkrUpt/kL6+uEkfjceb9EwQ PSPEuunnzjPhd7D+6r013lXTQZmX/K3hdlS4hvXrGUTIZjKW0tZTRLyHvFtyKJTspmcC 4C9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=6RRb7xUnFoMFJYi5aYJb3iIXdxt0cs6w9nFOzT4A5BI=; b=EHhPxXF6w0vvsyspmZzsJxH+8gnOTWv2S5b4UXE9omcsJyY9JBik9dqoNppcVxk/S6 zBvTKKYtKCiYXTfnZBfFm23MqDYVbgZjjn9ifbTmNkB8xlehl4Nz+O9IOaLGI4K7tYdx seT8Nj5pvT2eEfu1Xdnpvgcl6I3gZi1ZMIwZ/iMsOKgXceDOdSSHNdg1swgC0/GrYV9L ZaG9S9+qr8CIwYwxdRNO6rxGKhv7XA4xwOMwTLx5y0ZpBrOCl/cfEg3Xg7VKrvh8JhAg yFU7XTJs+uuBp23O/H9lnAJ/WvQC1ZBd4t7o60XAlFfISkvMZ3Pyo9GcQ+IZOiUV4Xai CDuA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=GbUdkRsy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id s15-20020a170902ea0f00b0017f62505522si18354817plg.608.2022.10.19.10.13.25; Wed, 19 Oct 2022 10:13:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=GbUdkRsy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231437AbiJSRHl (ORCPT + 99 others); Wed, 19 Oct 2022 13:07:41 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42946 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229784AbiJSRHj (ORCPT ); Wed, 19 Oct 2022 13:07:39 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 009EF1BFBA6; Wed, 19 Oct 2022 10:07:38 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 8F74E61978; Wed, 19 Oct 2022 17:07:38 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id DE236C43470; Wed, 19 Oct 2022 17:07:36 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1666199258; bh=XmJrrbSafjq8zQv0mI05L0CYiojcQ5ZabPJdPGIcFRU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=GbUdkRsyHR330P3Tg2l1Tx1JW89l4TQl5CHywB8EFHFHIyI0ZZuf/IqXsPBXx9Gq/ z5H//ryh02h6qsWm3V1xSA4g00OOc+UIWkN4sjY7jXgKXTj9PZDwfhnzA3lfNloLN5 iwoIOVCufKf8NzUmvMRIc/WNY5BQnwh7bNu6x9NKqztZzOMFPxxzMgduG9biEgRqQq hLiJM6weUGjwOAHyZqruQkImqYLu2nPuvztRcNO/f2OXbcnyUybOShQuXHg0iY4M5f kKjh/pgb4HghVMDCgII7r1fgE0SwIDNvdWv5FEskyBFGn5KKwTtfRwT9qsfwIUPBWE EzVIKXsq5L9HQ== From: Dinh Nguyen To: jh80.chung@samsung.com Cc: dinguyen@kernel.org, ulf.hansson@linaro.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, mturquette@baylibre.com, sboyd@kernel.org, linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org Subject: [PATCHv5 2/6] arm64: dts: socfpga: Add clk-phase-sd-hs property to the sdmmc node Date: Wed, 19 Oct 2022 12:06:53 -0500 Message-Id: <20221019170657.68014-3-dinguyen@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20221019170657.68014-1-dinguyen@kernel.org> References: <20221019170657.68014-1-dinguyen@kernel.org> MIME-Version: 1.0 X-Spam-Status: No, score=-7.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1747136931454668466?= X-GMAIL-MSGID: =?utf-8?q?1747136931454668466?= The sdmmc controller's CIU(Card Interface Unit) clock's phase can be adjusted through the register in the system manager. Add the binding "altr,sysmgr-syscon" to the SDMMC node for the driver to access the system manager. Add the "clk-phase-sd-hs" property in the SDMMC node to designate the smpsel and drvsel properties for the CIU clock. Signed-off-by: Dinh Nguyen --- v5: add back reg_shift v4: no change v3: removed unnecessary property in "altr,sysmgr-syscon" --- arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi | 1 + arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts | 1 + arch/arm64/boot/dts/intel/socfpga_agilex.dtsi | 1 + arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts | 1 + arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts | 1 + 5 files changed, 5 insertions(+) diff --git a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi index 14c220d87807..55c5e1fdddc7 100644 --- a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi +++ b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi @@ -309,6 +309,7 @@ mmc: mmc@ff808000 { <&clkmgr STRATIX10_SDMMC_CLK>; clock-names = "biu", "ciu"; iommus = <&smmu 5>; + altr,sysmgr-syscon = <&sysmgr 0x28 4>; status = "disabled"; }; diff --git a/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts b/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts index 48424e459f12..19e7284b4cd5 100644 --- a/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts +++ b/arch/arm64/boot/dts/altera/socfpga_stratix10_socdk.dts @@ -105,6 +105,7 @@ &mmc { cap-mmc-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 { diff --git a/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi b/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi index 7bbec8aafa62..849b46dd8098 100644 --- a/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi +++ b/arch/arm64/boot/dts/intel/socfpga_agilex.dtsi @@ -313,6 +313,7 @@ mmc: mmc@ff808000 { <&clkmgr AGILEX_SDMMC_CLK>; clock-names = "biu", "ciu"; iommus = <&smmu 5>; + altr,sysmgr-syscon = <&sysmgr 0x28 4>; status = "disabled"; }; diff --git a/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts b/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts index 26cd3c121757..07c3f8876613 100644 --- a/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts +++ b/arch/arm64/boot/dts/intel/socfpga_agilex_socdk.dts @@ -83,6 +83,7 @@ &mmc { cap-sd-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 { diff --git a/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts b/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts index 62c66e52b656..08c088571270 100644 --- a/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts +++ b/arch/arm64/boot/dts/intel/socfpga_n5x_socdk.dts @@ -74,6 +74,7 @@ &mmc { cap-sd-highspeed; broken-cd; bus-width = <4>; + clk-phase-sd-hs = <0>, <135>; }; &osc1 {