Message ID | 20240212210652.368680-1-fabrizio.castro.jz@renesas.com |
---|---|
Headers |
Return-Path: <linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a05:7300:bc8a:b0:106:860b:bbdd with SMTP id dn10csp168315dyb; Mon, 12 Feb 2024 13:07:25 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCXLI6gC1yDJ5LxDqa0Xf9M91HFeq6eG7XBz7T4FgchvRt+XRccv6dQOqgC/Z50/gKuPt8fv4IfxnjcUfvZuo0D/aM7nkw== X-Google-Smtp-Source: AGHT+IFIiNT9OzxgzULps/aDgsJgVXbjDa1GCg/RKsKu8bfcXZ8DZOPLNVgt1h+CclGaczolyMux X-Received: by 2002:a05:6358:7329:b0:178:a7de:2e17 with SMTP id d41-20020a056358732900b00178a7de2e17mr11837685rwg.7.1707772045206; Mon, 12 Feb 2024 13:07:25 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1707772045; cv=pass; d=google.com; s=arc-20160816; b=bbXoBK8ILG5agY3IyS9L1oeeal1yELwwP7rf1yVG/OEb9K6Uwwyq3BZcNLfC3HkECk g1NpzOJTgFwdCRLGFzq0lVPtf1RGdbozVwGA2iUbuaUaoyzWdPHqu+Fs0hVBdL+HKMPO VEZWyCju2qSRBsFpc68IYpPFmWo1w2w3jzKf7D5QNmceLaF3BVPZjY/5UufkisVC5MkI svF8xaGw4lpxLNIUsDrYE2W7+YEYpJElKHHJlkeoDiBVhN1wJapJZ0ZlsItUO2EICuR+ DvE2O85HtIpzf/v30u5pd57/GmDc1OmCMkoZBw8QJZUjx+qLieFdbYqINBN4EDr4Z7Os J57A== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from; bh=6M/BO0RrtYUTiXanRMV9fE5mXYIFQSvymz7EEZ/0gds=; fh=OrSOIsXXHmRSV3VxtEcOjNqkIhhxrEr7oosqsFc6ueM=; b=JJugVfbWHnHbzZLPyBxqP6NczRAiiRLghHerICawEVtDHRT6oAQ9wF2Oi1kN8w4n+k wM+H2DyO5UW7Uq3zKN43KiNfgsJn3m+GqwvcPKD34p2Sh/JBrAeej0/NS8na1evpFfPh VlP1bOGM4g2h4oj0MX2AF+1zcBCTkS7pznNhWbGHgX9c/z56Anl3SvVvxzgZbPq+aKZG Okab49GKrIj2NToLNWxh6UUyN/NKUi5uPFVaAwTnamnzyBb2wy6TRWHH0z6osC6p+tqx kSAf10e7kp/yxCqI94YNiUvHQcV71gZOsurDZAzgbD+XbDg7qjp3eU3x67Aop6+aOHS0 kgrQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; arc=pass (i=1 spf=pass spfdomain=renesas.com dmarc=pass fromdomain=renesas.com); spf=pass (google.com: domain of linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=renesas.com X-Forwarded-Encrypted: i=2; AJvYcCWZ/ErUKqXUUwOFlk9FI2pvRgDAHRKSdYDsqGnSl5BJaDdIrsNX3NLj3kkdZnR44IZ5Qix4plLHlNe7ci8gPODDUbW87Q== Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [139.178.88.99]) by mx.google.com with ESMTPS id k25-20020a6568d9000000b005cec90b9a98si762638pgt.835.2024.02.12.13.07.25 for <ouuuleilei@gmail.com> (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 12 Feb 2024 13:07:25 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) client-ip=139.178.88.99; Authentication-Results: mx.google.com; arc=pass (i=1 spf=pass spfdomain=renesas.com dmarc=pass fromdomain=renesas.com); spf=pass (google.com: domain of linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-62363-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=renesas.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id B84B5284B9C for <ouuuleilei@gmail.com>; Mon, 12 Feb 2024 21:07:24 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id EC33E4C634; Mon, 12 Feb 2024 21:07:08 +0000 (UTC) Received: from relmlie5.idc.renesas.com (relmlor1.renesas.com [210.160.252.171]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 524CE4CB28; Mon, 12 Feb 2024 21:07:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=210.160.252.171 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1707772027; cv=none; b=BtGuRPQ53x915vljVNA9BdUHxAbZSwn+E2MTVFFaIpBnsta/01TJJoiI5B62HHFg+jOJd4r0o0dvUyITCrZozL+5L2e4+XX4sS7YwN2OcctZyUM6qzRO2Dhaea9a9/Nj4GV0WtEngZwpuT3wlfcke2tf9un+1LUhIbFyZYXYMQI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1707772027; c=relaxed/simple; bh=iNA2iUff0owITGTsriSI3yilXsnepyXEIJyQetmwJ78=; h=From:To:Cc:Subject:Date:Message-Id:MIME-Version; b=azNVDrkszQFAXMuYEwi4bP3ynvuA9t+HpakHqqsu7cpXv59Z74PX3Gzib/tdceyHSUN5Oet3+t3Mta/Fug37vfhclm0wsebNDczgA7qaLwnbBkVhAzS2nPCnD93obR8zjXQf0QfO/zq6Z2Mi8T6LdQ27eKXgPat4aQTqm5Ckamc= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=renesas.com; spf=pass smtp.mailfrom=renesas.com; arc=none smtp.client-ip=210.160.252.171 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=renesas.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=renesas.com X-IronPort-AV: E=Sophos;i="6.06,155,1705330800"; d="scan'208";a="193681617" Received: from unknown (HELO relmlir5.idc.renesas.com) ([10.200.68.151]) by relmlie5.idc.renesas.com with ESMTP; 13 Feb 2024 06:07:02 +0900 Received: from mulinux.home (unknown [10.226.93.37]) by relmlir5.idc.renesas.com (Postfix) with ESMTP id EADF0400386B; Tue, 13 Feb 2024 06:06:58 +0900 (JST) From: Fabrizio Castro <fabrizio.castro.jz@renesas.com> To: =?utf-8?q?Uwe_Kleine-K=C3=B6nig?= <u.kleine-koenig@pengutronix.de>, Rob Herring <robh@kernel.org>, Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>, Philipp Zabel <p.zabel@pengutronix.de>, Geert Uytterhoeven <geert+renesas@glider.be> Cc: Fabrizio Castro <fabrizio.castro.jz@renesas.com>, Magnus Damm <magnus.damm@gmail.com>, Biju Das <biju.das.jz@bp.renesas.com>, linux-pwm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-renesas-soc@vger.kernel.org Subject: [PATCH v7 0/4] Add RZ/V2{M, MA} PWM driver support Date: Mon, 12 Feb 2024 21:06:48 +0000 Message-Id: <20240212210652.368680-1-fabrizio.castro.jz@renesas.com> X-Mailer: git-send-email 2.34.1 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: <linux-kernel.vger.kernel.org> List-Subscribe: <mailto:linux-kernel+subscribe@vger.kernel.org> List-Unsubscribe: <mailto:linux-kernel+unsubscribe@vger.kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1790728779689095741 X-GMAIL-MSGID: 1790728779689095741 |
Series | Add RZ/V2{M, MA} PWM driver support | |
Message
Fabrizio Castro
Feb. 12, 2024, 9:06 p.m. UTC
The RZ/V2{M, MA} PWM Timer (PWM) is composed of 16 channels. Linux is only allowed access to channels 8 to 14 on RZ/V2M, while there is no restriction for RZ/V2MA. The RZ/V2{M, MA} PWM Timer (PWM) supports the following functions: * The PWM has 24-bit counters which operate at PWM_CLK (48 MHz). * The frequency division ratio for internal counter operation is selectable as PWM_CLK divided by 1, 16, 256, or 2048. * The period as well as the duty cycle is adjustable. * The low-level and high-level order of the PWM signals can be inverted. * The duty cycle of the PWM signal is selectable in the range from 0 to 100%. * The minimum resolution is 20.83 ns. * Three interrupt sources: Rising and falling edges of the PWM signal and clearing of the counter. * Counter operation and the bus interface are asynchronous and both can operate independently of the magnitude relationship of the respective clock periods. v6->v7: * Addressed the build issue reported by the kernel test robot. * Replaced / with div64_u64 in driver. * Added rzv2m_pwm_mul_u64_u64_div_u64_rounddown to driver. v5->v6: * Updated copyright in driver (2023->2024). * Several improvements to the driver, as suggested by Uwe. v4->v5: * rebased to pwm for-next. * Sorted KConfig file * Sorted Make file * Updated copyright header 2022->2023. * Updated limitation section. * Replaced the variable chip->rzv2m_pwm in rzv2m_pwm_wait_delay() * Replaced polarity logic as per HW manual dutycycle = Ton/Ton+Toff, so eventhough native polarity is inverted from period point of view it is correct. * Updated logic for supporting 0% , 100% and remaining duty cycles. * On config() replaced pm_runtime_resume_and_get()->pm_runtime_get_sync() * Counter is stopped while updating period/polarity to avoid glitches. * Added error check for clk_prepare_enable() * Introduced is_ch_enabled variable to cache channel enable status. * clk_get_rate is called after enabling the clock and clk_rate_exclusive_get() * Added comment for delay * Replaced 1000000000UL->NSEC_PER_SEC. * Improved error handling in probe(). v3->v4: * Documented the hardware properties in "Limitations" section * Dropped the macros F2CYCLE_NSEC, U24_MASK and U24_MAX. * Added RZV2M_PWMCYC_PERIOD macro for U24_MAX * Dropped rzv2m_pwm_freq_div variable and started using 1 << (4 * i) for calculating divider as it is power of 16. * Reordered the functions to have rzv2m_pwm_config() directly before rzv2m_pwm_apply(). * Improved the logic for calculating period and duty cycle in config() * Merged multiple RZV2M_PWMCTR register writes to a single write in config() * Replaced pwm_is_enabled()->pwm->state.enabled * Avoided assigning bit value as enum pwm_polarity instead used enum constant. * Fixed various issues in probe error path. * Updated the logic for PWM cycle setting register * A 100% duty cycle is only possible with PWMLOW > PWMCYC. So restricting PWMCYC values < 0xffffff * The native polarity of the hardware is inverted (i.e. it starts with the low part). So switched the inversion bit handling. v2->v3: * Removed clock patch#1 as it is queued for 6.3 renesas-clk * Added Rb tag from Geert for bindings and dt patches * Added return code for rzv2m_pwm_get_state() * Added comment in rzv2m_pwm_reset_assert_pm_disable() v1->v2: * Updated commit description * Replaced pwm8_15_pclk->cperi_grpf * Added reset entry R9A09G011_PWM_GPF_PRESETN * Added Rb tag from Krzysztof for bindings and the keep the Rb tag as the below changes are trivial * Updated the description for APB clock * Added resets required property * Updated the example with resets property * Replaced devm_reset_control_get_optional_shared->devm_reset_control_get_shared * Added resets property in pwm nodes. Biju Das (4): dt-bindings: pwm: Add RZ/V2M PWM binding pwm: Add support for RZ/V2M PWM driver arm64: dts: renesas: r9a09g011: Add pwm nodes arm64: dts: renesas: rzv2m evk: Enable pwm .../bindings/pwm/renesas,rzv2m-pwm.yaml | 90 ++++ .../boot/dts/renesas/r9a09g011-v2mevk2.dts | 70 +++ arch/arm64/boot/dts/renesas/r9a09g011.dtsi | 98 ++++ drivers/pwm/Kconfig | 11 + drivers/pwm/Makefile | 1 + drivers/pwm/pwm-rzv2m.c | 480 ++++++++++++++++++ 6 files changed, 750 insertions(+) create mode 100644 Documentation/devicetree/bindings/pwm/renesas,rzv2m-pwm.yaml create mode 100644 drivers/pwm/pwm-rzv2m.c