From patchwork Thu Sep 28 06:11:52 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Anup Patel X-Patchwork-Id: 14637 Return-Path: Delivered-To: ouuuleilei@gmail.com Received: by 2002:a59:cae8:0:b0:403:3b70:6f57 with SMTP id r8csp3169969vqu; Thu, 28 Sep 2023 02:03:29 -0700 (PDT) X-Google-Smtp-Source: AGHT+IEncmLKLLCev1shGZqysvgeEJ0ktejTt4BpiroA764DyEb62GY2ic812z4NNym6gfMZeLeK X-Received: by 2002:a17:90a:d515:b0:277:81f7:8169 with SMTP id t21-20020a17090ad51500b0027781f78169mr571530pju.9.1695891809406; Thu, 28 Sep 2023 02:03:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1695891809; cv=none; d=google.com; s=arc-20160816; b=aLT4oIUOoV/zhs+ltGmHkqPL7fthHBIX1UdvTY3AMfXmdX6kI7m0aafmrBsJdt6clj BZ/nzmUsVrQtzi1chbPwSLghhiM7QMqCZKh7sy0b1iwflHFunrZiZVS0yUUJQsv5KzLi jEzAfRIFZi8m0xTwrL98/PL2yxFtcKS18Z9JBSDCtRYXp6mORDxyVzY0ui5IBq8dmXEh UqRwNMDFP3LkNQm+HboZtXn/OnpCI1CZPkOoofFO9Amr1RTZxHbLyjiZisnPOn23Bifx RzBeIe9Rs8TNzCWmDtY8QzXP/A5+hpMtPfsYtLzUpG2WGZ2V/iXHsKinFImp9crtRU4t 93Mg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=kMFf/R+3qOEbv4FtIj/0E1nkhrBzNdlrCZiV1INswf8=; fh=ZYtQOaPQ3bv/nEoeNBBJi+8gjEgXnsUn5nizHK4ZU74=; b=pHMzt1QdLsu5/Qx5OX12Mldj92DsHBnG0Su9tQ0rqoawgHK9Zq7ziPlO+GFaxuWS2w iAexMv9pKekiyQvdYJwPz+nCWRUmlx5j9IyTOCS9FMUwqUjJO1Sg4RXBbBEU6KhQkvBc EmM6XyxPw4d09OsnLb1dWIAl9PJetSShJkYiksEmjXX1boRoku1bC8NE5te9fpWjdHTI CLl6W+Ib9SZ0fp/shvhSHeRX2TdCW9DuqCpzniOyatIsnq/1bQmyv8CmVwqe52DNnBNV 4msDzZ1lyMMizxE6afCLYjneiecL/77Tv7BKwp0JRxr2h0Ub5tGCVIXDL3Cl6oDCXFR/ MPwg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=IRDybPTG; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from agentk.vger.email (agentk.vger.email. [23.128.96.32]) by mx.google.com with ESMTPS id pi7-20020a17090b1e4700b00276c22ca6a4si4849161pjb.147.2023.09.28.02.03.28 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 28 Sep 2023 02:03:29 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) client-ip=23.128.96.32; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=IRDybPTG; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by agentk.vger.email (Postfix) with ESMTP id F3DE581D230E; Wed, 27 Sep 2023 23:12:50 -0700 (PDT) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.10 at agentk.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230150AbjI1GM3 (ORCPT + 20 others); Thu, 28 Sep 2023 02:12:29 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49350 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229445AbjI1GM1 (ORCPT ); Thu, 28 Sep 2023 02:12:27 -0400 Received: from mail-il1-x134.google.com (mail-il1-x134.google.com [IPv6:2607:f8b0:4864:20::134]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1916D99 for ; Wed, 27 Sep 2023 23:12:26 -0700 (PDT) Received: by mail-il1-x134.google.com with SMTP id e9e14a558f8ab-35159e253edso13732965ab.2 for ; Wed, 27 Sep 2023 23:12:26 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1695881545; x=1696486345; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=kMFf/R+3qOEbv4FtIj/0E1nkhrBzNdlrCZiV1INswf8=; b=IRDybPTGvxfiWKFRxK9M8cOiFrbr688Mm1ukLDP6R5sFZ+aGJkfMoc5CS8guDmklby cfw4CRWdjouEgXF/oBZO9EeMwe9Ti4dhUZ1OQ8ocnsNEaBBLZlbOm62UUSOfCKgOPWX9 P9w6Z7CyBmSLgGOzeASOjsy+HCcDWmkHENy8Exz/VxrpM5UAxd8SfrVRhlsn8nsEjLzK sjxQbYjXM/uQjJv4a6PL7Dvw2yHzux4n23GZpXz17bJ03cWmAfIa7+AhMvhwP7R5QtvF PlV2wrtKZ1CUTbhEDRJEhd4+CmN7uEJ4Q2ZJgpvjHvUYDP+a0KjONjfLIV1UiWm34LkA NONA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1695881545; x=1696486345; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=kMFf/R+3qOEbv4FtIj/0E1nkhrBzNdlrCZiV1INswf8=; b=EV9XTQluGgWTGCJvqm1xqAuZjZjw4sm7LnFjP22ILg81dU2wyzOTXAqfK6IOoJtnJZ 0IXddHdf67RZPf75FjfP8XiiEK93Dp56s2g1YheEumAw4WMQ0/MK9U6H1+EBCNj+hpIi etGwFvPLku4/KEHzAQlApih6Oo9GrGNEDtyprtzKpWy05F6M+LGEbcgJz13AamAj3U4f Zf1ILskgViIxKkatij/1hcz0JoQlFhg90Y1jraUEpv022+UrLROXXIx/zSqy1qVD0VdQ uJ+idJkxwSV5JSINLahtKELLPugBIfUce/ZLJNuAC4ZPVGHYzxi8Cb60HITPgEi3Mr6j nWbw== X-Gm-Message-State: AOJu0YyHcKGuY9ZfKysobymY3McdM1PJ2Z3vKlmb42hy8h5CZwci6xzJ 9XpucrCd5u4hGV91gPOE8oBlmg== X-Received: by 2002:a05:6e02:1b86:b0:351:518a:1675 with SMTP id h6-20020a056e021b8600b00351518a1675mr335900ili.0.1695881545232; Wed, 27 Sep 2023 23:12:25 -0700 (PDT) Received: from anup-ubuntu-vm.localdomain ([103.97.165.210]) by smtp.gmail.com with ESMTPSA id x6-20020a92d306000000b003506f457d70sm4774467ila.63.2023.09.27.23.12.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 Sep 2023 23:12:24 -0700 (PDT) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Marc Zyngier , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel Subject: [PATCH v9 00/15] Linux RISC-V AIA Support Date: Thu, 28 Sep 2023 11:41:52 +0530 Message-Id: <20230928061207.1841513-1-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIM_SIGNED,DKIM_VALID, DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on agentk.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (agentk.vger.email [0.0.0.0]); Wed, 27 Sep 2023 23:12:51 -0700 (PDT) X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1778271450040929204 X-GMAIL-MSGID: 1778271450040929204 The RISC-V AIA specification is ratified as-per the RISC-V international process. The latest ratified AIA specifcation can be found at: https://github.com/riscv/riscv-aia/releases/download/1.0/riscv-interrupts-1.0.pdf At a high-level, the AIA specification adds three things: 1) AIA CSRs - Improved local interrupt support 2) Incoming Message Signaled Interrupt Controller (IMSIC) - Per-HART MSI controller - Support MSI virtualization - Support IPI along with virtualization 3) Advanced Platform-Level Interrupt Controller (APLIC) - Wired interrupt controller - In MSI-mode, converts wired interrupt into MSIs (i.e. MSI generator) - In Direct-mode, injects external interrupts directly into HARTs For an overview of the AIA specification, refer the AIA virtualization talk at KVM Forum 2022: https://static.sched.com/hosted_files/kvmforum2022/a1/AIA_Virtualization_in_KVM_RISCV_final.pdf https://www.youtube.com/watch?v=r071dL8Z0yo To test this series, use QEMU v7.2 (or higher) and OpenSBI v1.2 (or higher). These patches can also be found in the riscv_aia_v9 branch at: https://github.com/avpatel/linux.git Changes since v8: - Rebased on Linux-6.6-rc3 - Dropped PATCH2 of v8 series since we won't be requiring riscv_get_intc_hartid() based on Marc Z's comments on ACPI AIA support. - Addressed Saravana's comments in PATCH3 of v8 series - Update PATCH9 and PATCH13 of v8 series based on comments from Sunil Changes since v7: - Rebased on Linux-6.6-rc1 - Addressed comments on PATCH1 of v7 series and split it into two PATCHes - Use DEFINE_SIMPLE_PROP() in PATCH2 of v7 series Changes since v6: - Rebased on Linux-6.5-rc4 - Updated PATCH2 to use IS_ENABLED(CONFIG_SPARC) instead of !IS_ENABLED(CONFIG_OF_IRQ) - Added new PATCH4 to fix syscore registration in PLIC driver - Update PATCH5 to convert PLIC driver into full-blown platform driver with a re-written probe function. Changes since v5: - Rebased on Linux-6.5-rc2 - Updated the overall series to ensure that only IPI, timer, and INTC drivers are probed very early whereas rest of the interrupt controllers (such as PLIC, APLIC, and IMISC) are probed as regular platform drivers. - Renamed riscv_fw_parent_hartid() to riscv_get_intc_hartid() - New PATCH1 to add fw_devlink support for msi-parent DT property - New PATCH2 to ensure all INTC suppliers are initialized which in-turn fixes the probing issue for PLIC, APLIC and IMSIC as platform driver - New PATCH3 to use platform driver probing for PLIC - Re-structured the IMSIC driver into two separate drivers: early and platform. The IMSIC early driver (PATCH7) only initialized IMSIC state and provides IPIs whereas the IMSIC platform driver (PATCH8) is probed provides MSI domain for platform devices. - Re-structure the APLIC platform driver into three separe sources: main, direct mode, and MSI mode. Changes since v4: - Rebased on Linux-6.5-rc1 - Added "Dependencies" in the APLIC bindings (PATCH6 in v4) - Dropped the PATCH6 which was changing the IOMMU DMA domain APIs - Dropped use of IOMMU DMA APIs in the IMSIC driver (PATCH4) Changes since v3: - Rebased on Linux-6.4-rc6 - Droped PATCH2 of v3 series instead we now set FWNODE_FLAG_BEST_EFFORT via IRQCHIP_DECLARE() - Extend riscv_fw_parent_hartid() to support both DT and ACPI in PATCH1 - Extend iommu_dma_compose_msi_msg() instead of adding iommu_dma_select_msi() in PATCH6 - Addressed Conor's comments in PATCH3 - Addressed Conor's and Rob's comments in PATCH7 Changes since v2: - Rebased on Linux-6.4-rc1 - Addressed Rob's comments on DT bindings patches 4 and 8. - Addessed Marc's comments on IMSIC driver PATCH5 - Replaced use of OF apis in APLIC and IMSIC drivers with FWNODE apis this makes both drivers easily portable for ACPI support. This also removes unnecessary indirection from the APLIC and IMSIC drivers. - PATCH1 is a new patch for portability with ACPI support - PATCH2 is a new patch to fix probing in APLIC drivers for APLIC-only systems. - PATCH7 is a new patch which addresses the IOMMU DMA domain issues pointed out by SiFive Changes since v1: - Rebased on Linux-6.2-rc2 - Addressed comments on IMSIC DT bindings for PATCH4 - Use raw_spin_lock_irqsave() on ids_lock for PATCH5 - Improved MMIO alignment checks in PATCH5 to allow MMIO regions with holes. - Addressed comments on APLIC DT bindings for PATCH6 - Fixed warning splat in aplic_msi_write_msg() caused by zeroed MSI message in PATCH7 - Dropped DT property riscv,slow-ipi instead will have module parameter in future. Anup Patel (15): RISC-V: Don't fail in riscv_of_parent_hartid() for disabled HARTs of: property: Add fw_devlink support for msi-parent drivers: irqchip/riscv-intc: Mark all INTC nodes as initialized irqchip/sifive-plic: Fix syscore registration for multi-socket systems irqchip/sifive-plic: Convert PLIC driver into a platform driver irqchip/riscv-intc: Add support for RISC-V AIA dt-bindings: interrupt-controller: Add RISC-V incoming MSI controller irqchip: Add RISC-V incoming MSI controller early driver irqchip/riscv-imsic: Add support for platform MSI irqdomain irqchip/riscv-imsic: Add support for PCI MSI irqdomain dt-bindings: interrupt-controller: Add RISC-V advanced PLIC irqchip: Add RISC-V advanced PLIC driver for direct-mode irqchip/riscv-aplic: Add support for MSI-mode RISC-V: Select APLIC and IMSIC drivers MAINTAINERS: Add entry for RISC-V AIA drivers .../interrupt-controller/riscv,aplic.yaml | 172 ++++++ .../interrupt-controller/riscv,imsics.yaml | 172 ++++++ MAINTAINERS | 14 + arch/riscv/Kconfig | 2 + arch/riscv/kernel/cpu.c | 11 +- drivers/irqchip/Kconfig | 24 + drivers/irqchip/Makefile | 3 + drivers/irqchip/irq-riscv-aplic-direct.c | 343 +++++++++++ drivers/irqchip/irq-riscv-aplic-main.c | 241 ++++++++ drivers/irqchip/irq-riscv-aplic-main.h | 53 ++ drivers/irqchip/irq-riscv-aplic-msi.c | 285 +++++++++ drivers/irqchip/irq-riscv-imsic-early.c | 259 ++++++++ drivers/irqchip/irq-riscv-imsic-platform.c | 328 ++++++++++ drivers/irqchip/irq-riscv-imsic-state.c | 570 ++++++++++++++++++ drivers/irqchip/irq-riscv-imsic-state.h | 67 ++ drivers/irqchip/irq-riscv-intc.c | 44 +- drivers/irqchip/irq-sifive-plic.c | 245 +++++--- drivers/of/property.c | 2 + include/linux/irqchip/riscv-aplic.h | 119 ++++ include/linux/irqchip/riscv-imsic.h | 86 +++ 20 files changed, 2939 insertions(+), 101 deletions(-) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,imsics.yaml create mode 100644 drivers/irqchip/irq-riscv-aplic-direct.c create mode 100644 drivers/irqchip/irq-riscv-aplic-main.c create mode 100644 drivers/irqchip/irq-riscv-aplic-main.h create mode 100644 drivers/irqchip/irq-riscv-aplic-msi.c create mode 100644 drivers/irqchip/irq-riscv-imsic-early.c create mode 100644 drivers/irqchip/irq-riscv-imsic-platform.c create mode 100644 drivers/irqchip/irq-riscv-imsic-state.c create mode 100644 drivers/irqchip/irq-riscv-imsic-state.h create mode 100644 include/linux/irqchip/riscv-aplic.h create mode 100644 include/linux/irqchip/riscv-imsic.h