Message ID | 20230315064255.15591-1-manivannan.sadhasivam@linaro.org |
---|---|
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:5915:0:0:0:0:0 with SMTP id v21csp2177243wrd; Wed, 15 Mar 2023 00:05:46 -0700 (PDT) X-Google-Smtp-Source: AK7set8UZbrriSJLszcNrlZ4zYtv5JytDFK7SffVaOJPw/hUNXCcf1L1IdoHtTjIPSrUqYISoseS X-Received: by 2002:a17:90b:3b45:b0:23e:f7d9:1629 with SMTP id ot5-20020a17090b3b4500b0023ef7d91629mr1114301pjb.15.1678863945849; Wed, 15 Mar 2023 00:05:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1678863945; cv=none; d=google.com; s=arc-20160816; b=SxmdIgr+QATU0h/j9AN/fJ9Yw0/Vql8E4C4gPWSYgnF+asbvPxN/TVmkQAzmY/gsrF YUp5PMYCZt7KEiOB7HzPjhm+IUq3QTQvKm7izcA5a/1gkxRH3Qxi6LnE5mvVkJ6yDAIJ DjFc/I0r+Uk3ZWJZC9g8Nik7KQMACsIoLBnUTNJtX1QVy1dnVyL1YopvqdEnhcLun2De CNEbaKus0wEzkZJuBgKXRj26o8A6gRaYpXVM37IV2WKQFaQE3lMYPB7dn5wDNsp0FHlF 7UjesA4hPfH7z6jkwZwirsosEoMSer26W4WXKIf/iGo1f31u7HtEar2gNJAumkfujDgT kK2w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=ePMarXA0Qnj4AUFPeQC0NsqTebmNVn+MNbHKHb6EStE=; b=jqECCM7VduTLftcuNeE4Xr9LQfjtZAnZrlTqPfl+TMA/sLRGoGBTtnL0w/VEvMAn16 nuxG45f6OgZhQ7Y9dDOCenjn2IAvhhHerIW6h9dljKP1jSbQvzgkLe+f/MkcKy1oNIi3 iyRYojYQ1dQw0h9q6OGUbPvDeHhslilk83bgQRskukIP62+s9yLfNeoAIhzxqhbJwH78 kxboKzFEs9LbdlOW+ynllSDyqX+Fmg27G+FO7LTQVnPqdWGqgUW80n1+oje7AMcs0bJw mN3o0u9iLGbgL2bMmkNrcL8kkGCjzTzDtSM5eSNuQpEX2r+7LUH95qW5L9gYJBEeDQ0P r3fg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="y5gFqot/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 20-20020a631854000000b0050bd4b86169si2349385pgy.414.2023.03.15.00.05.31; Wed, 15 Mar 2023 00:05:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="y5gFqot/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231398AbjCOGna (ORCPT <rfc822;realc9580@gmail.com> + 99 others); Wed, 15 Mar 2023 02:43:30 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55996 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231360AbjCOGnJ (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Wed, 15 Mar 2023 02:43:09 -0400 Received: from mail-pl1-x62b.google.com (mail-pl1-x62b.google.com [IPv6:2607:f8b0:4864:20::62b]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 6C4462A9A6 for <linux-kernel@vger.kernel.org>; Tue, 14 Mar 2023 23:43:06 -0700 (PDT) Received: by mail-pl1-x62b.google.com with SMTP id ja10so9351214plb.5 for <linux-kernel@vger.kernel.org>; Tue, 14 Mar 2023 23:43:06 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1678862586; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=ePMarXA0Qnj4AUFPeQC0NsqTebmNVn+MNbHKHb6EStE=; b=y5gFqot/Jz2xmbtAFJf0ulO3HWY7kChWFFdLZTOwDhiL76t9vTIevVQhPLIs6BbAQS 9KSMexRg97l7x0TZQQmafab/3UGwK71TkTxJUtl6VhSrIbPlBbBx/4D63n1LvI/Cwumy UdvemG2z2NCp9oCV36JvJzBzhsYEQ/xj5SK+xy8+rBtoPNERT3mgvwBSVYUDvsuwwfAi kCZeiIhl9p3EFeSrg5K56zWaJnHmEV4371ryYJu6lEQy+vQcrH3ulEfdcTuo1wn+fbHY njLcjEJ5NHl72cGCDUQ9uMgbz8sWvuC0bGg1IHiZJvYaEVZiBhBggNWsFtj6xy7WvCAq yWqA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; t=1678862586; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=ePMarXA0Qnj4AUFPeQC0NsqTebmNVn+MNbHKHb6EStE=; b=y1vqBQiuExfi6uqmGfgPrs7rX2jHzJPVfg5Yp0VJuwaC5T+dPQ2eWbh7B/edxDG2lT igGuGYrGp4InIwIEsPAMCIh2houeZv6v12xur5EgPyWO33nbRZJbMKMOAI7b9pizTkvV jdCKzwQzcLZKMeLCPqtLbaV8bhmZy5mitDhJu7VOi62Jmv5/ik9fn/3q5s4C1hXbYdoy Is0DvJy9b96igd/8OSwyj/Q9FGEJV0gvQdLjz0VRkwZkVAGMvuqo2nk8vqEi19tjxXw6 KfB41NSJHhazgr4tgL+ZXu2tmAN/Sge25ilPdbS9hpSHihaqADersM1h170hAPiJgBkO GafQ== X-Gm-Message-State: AO0yUKWDBeP/j8Dt7Jq1xG4cbWBKfYVWV36mrFUtcoUHJG2JFAmztRuu jHO2WBmE6kz/l4A0nk8pKo7a X-Received: by 2002:a17:90a:8a05:b0:23d:3bc5:a0b6 with SMTP id w5-20020a17090a8a0500b0023d3bc5a0b6mr3906146pjn.23.1678862585775; Tue, 14 Mar 2023 23:43:05 -0700 (PDT) Received: from localhost.localdomain ([117.217.182.35]) by smtp.gmail.com with ESMTPSA id u4-20020a17090a6a8400b002367325203fsm550747pjj.50.2023.03.14.23.43.01 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 14 Mar 2023 23:43:04 -0700 (PDT) From: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> To: andersson@kernel.org, lpieralisi@kernel.org, kw@linux.com, krzysztof.kozlowski+dt@linaro.org, robh@kernel.org Cc: konrad.dybcio@linaro.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, quic_srichara@quicinc.com, Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> Subject: [PATCH v4 00/18] Qcom PCIe cleanups and improvements Date: Wed, 15 Mar 2023 12:12:37 +0530 Message-Id: <20230315064255.15591-1-manivannan.sadhasivam@linaro.org> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1760416441090059511?= X-GMAIL-MSGID: =?utf-8?q?1760416441090059511?= |
Series |
Qcom PCIe cleanups and improvements
|
|
Message
Manivannan Sadhasivam
March 15, 2023, 6:42 a.m. UTC
Hi, This series brings in several code cleanups and improvements to the Qualcomm PCIe controller drivers (RC and EP). The cleanup part mostly cleans up the bitfield definitions and transitions to bulk APIs for clocks, and resets. The improvement part adds the debugfs entries to track link transition counts in RC driver. Testing ------- This series has been tested on SDM845, SM8250, SC8280XP, IPQ4019 based platforms. Merging Strategy ---------------- Binding and driver patches through PCI tree and DTS patches through Qcom tree. NOTE: For the sake of maintaining dependency, I've clubbed both cleanup and improvement patches in the same series. If any of the maintainers prefer to have them splitted, please let me know. Thanks, Mani Changes in v4: * Dropped the debugfs patch for v2.4.0 as the registers only expose the status and not the transition count which is not useful * Modified the existing debugfs patch to be applicable for all SoCs that define "mhi" region Changes in v3: * Introduced init_debugfs callback for defining the debugfs interface specific to IP versions * Added a debugfs patch for v2.4.0 * Added a patch to rename qcom_pcie_config_sid_sm8250() function * Added tested-by for patch 11/19 Changes in v2: * Moved the "mhi" region to last in the binding and dtsi's * Dropped the patches renaming the "mmio" region Manivannan Sadhasivam (18): PCI: qcom: Remove PCIE20_ prefix from register definitions PCI: qcom: Sort and group registers and bitfield definitions PCI: qcom: Use bitfield definitions for register fields PCI: qcom: Add missing macros for register fields PCI: qcom: Use lower case for hex PCI: qcom: Use bulk reset APIs for handling resets for IP rev 2.1.0 PCI: qcom: Use bulk clock APIs for handling clocks for IP rev 1.0.0 PCI: qcom: Use bulk clock APIs for handling clocks for IP rev 2.3.2 PCI: qcom: Use bulk clock APIs for handling clocks for IP rev 2.3.3 PCI: qcom: Use bulk reset APIs for handling resets for IP rev 2.3.3 PCI: qcom: Use bulk reset APIs for handling resets for IP rev 2.4.0 PCI: qcom: Use macros for defining total no. of clocks & supplies PCI: qcom: Rename qcom_pcie_config_sid_sm8250() to reflect IP version dt-bindings: PCI: qcom: Add "mhi" register region to supported SoCs arm64: dts: qcom: sdm845: Add "mhi" region to the PCIe nodes arm64: dts: qcom: sm8250: Add "mhi" region to the PCIe nodes arm64: dts: qcom: sc8280xp: Add "mhi" region to the PCIe nodes PCI: qcom: Expose link transition counts via debugfs .../devicetree/bindings/pci/qcom,pcie.yaml | 12 +- arch/arm64/boot/dts/qcom/sc8280xp.dtsi | 25 +- arch/arm64/boot/dts/qcom/sdm845.dtsi | 10 +- arch/arm64/boot/dts/qcom/sm8250.dtsi | 15 +- drivers/pci/controller/dwc/pcie-qcom.c | 1156 +++++++---------- 5 files changed, 476 insertions(+), 742 deletions(-)