Message ID | 20230314050316.31701-1-jeeheng.sia@starfivetech.com |
---|---|
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:5915:0:0:0:0:0 with SMTP id v21csp1570243wrd; Mon, 13 Mar 2023 22:08:46 -0700 (PDT) X-Google-Smtp-Source: AK7set+poG7+nG2Ni78HFY2RKmyyQvRWNm5HQkByc+GBAAe81hWpP53+jnC5lA/rYRs5o1kI4t4x X-Received: by 2002:a05:6a20:8c97:b0:d0:4297:c698 with SMTP id k23-20020a056a208c9700b000d04297c698mr22385396pzh.9.1678770526410; Mon, 13 Mar 2023 22:08:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1678770526; cv=none; d=google.com; s=arc-20160816; b=kIQzWtTOuaDq5MkT0tOnz2c58CJtU16eR3XPeGw0GxdAITabUCwLFlD1aZahHjCqUP PCH0Uhy3V2WV3xQgZontn7MioRwVfTnD7rl2GlahnOEysnEWfq95IDgYN1rqVVVVhaNt Ei14jyvxMPkkWLn8eTiHbP06SCpO+5Eaw5NwMpIBJWuJCPNALt8yjlcxcmIzk/z0VzBl UG5tBp2cdXQXVbSh/pbi/IIZT7iGx3+UxJPLaah06unCxu+qd0KPEl2pHbw4cpaKBypP c7H8DEhBOJCa9x7nrEudQ5do/+SZUOfG8lRoM0nfnx/Ok9Rc3CgcmkZfGxXGsAxfxQ7N vx8g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=Mo6Jl0uYvA35661vAe/ldn4UFi25w/k487V9trBp7kU=; b=Rx+pmLO4xhCq7AM3DdaVMvvnMP8nc2SDMtFAte9qFLRk0n+VgLdFDJwJJZ+WyVPGku 4FIlb2wwdTiL3pcHk8UJMvYx7htWSTGJUNBI96cFA0YVyWu8u8AKdUUETXVQXwIccfZQ 20Mlt8Cg5QUIcd5rmbvQff/8+kwBlt74P7l+w16iA+xtPnB/vp6TQY8kbnVQQwNVNoQf P2wupF/2mRmGqFcGqoqltSpwPcFmfPtCjq4XjiZQJcI8ReaA3rI/fe2nyKtred22Mn5V rf7O3KnHqSaeKhBWu4/T3XybK4p1IGicA1DA1K619nRlJiKu0omSjwLNgPEG+eMIuahl vz9A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id 135-20020a63038d000000b005074d6754e3si1451912pgd.255.2023.03.13.22.08.32; Mon, 13 Mar 2023 22:08:46 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229684AbjCNFD3 convert rfc822-to-8bit (ORCPT <rfc822;realc9580@gmail.com> + 99 others); Tue, 14 Mar 2023 01:03:29 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33884 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229486AbjCNFD1 (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Tue, 14 Mar 2023 01:03:27 -0400 Received: from fd01.gateway.ufhost.com (fd01.gateway.ufhost.com [61.152.239.71]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B390126AE for <linux-kernel@vger.kernel.org>; Mon, 13 Mar 2023 22:03:25 -0700 (PDT) Received: from EXMBX165.cuchost.com (unknown [175.102.18.54]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (Client CN "EXMBX165", Issuer "EXMBX165" (not verified)) by fd01.gateway.ufhost.com (Postfix) with ESMTP id 8F0A024DC31; Tue, 14 Mar 2023 13:03:23 +0800 (CST) Received: from EXMBX066.cuchost.com (172.16.7.66) by EXMBX165.cuchost.com (172.16.6.75) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Tue, 14 Mar 2023 13:03:23 +0800 Received: from jsia-virtual-machine.localdomain (202.188.176.82) by EXMBX066.cuchost.com (172.16.6.66) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Tue, 14 Mar 2023 13:03:20 +0800 From: Sia Jee Heng <jeeheng.sia@starfivetech.com> To: <paul.walmsley@sifive.com>, <palmer@dabbelt.com>, <aou@eecs.berkeley.edu> CC: <linux-riscv@lists.infradead.org>, <linux-kernel@vger.kernel.org>, <jeeheng.sia@starfivetech.com>, <leyfoon.tan@starfivetech.com>, <mason.huo@starfivetech.com> Subject: [PATCH v6 0/4] RISC-V Hibernation Support Date: Tue, 14 Mar 2023 13:03:12 +0800 Message-ID: <20230314050316.31701-1-jeeheng.sia@starfivetech.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [202.188.176.82] X-ClientProxiedBy: EXCAS066.cuchost.com (172.16.6.26) To EXMBX066.cuchost.com (172.16.6.66) X-YovoleRuleAgent: yovoleflag Content-Transfer-Encoding: 8BIT X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,RCVD_IN_MSPIKE_H2, SPF_HELO_PASS,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1760318483492167320?= X-GMAIL-MSGID: =?utf-8?q?1760318483492167320?= |
Series |
RISC-V Hibernation Support
|
|
Message
JeeHeng Sia
March 14, 2023, 5:03 a.m. UTC
This series adds RISC-V Hibernation/suspend to disk support. Low level Arch functions were created to support hibernation. swsusp_arch_suspend() relies code from __cpu_suspend_enter() to write cpu state onto the stack, then calling swsusp_save() to save the memory image. Arch specific hibernation header is implemented and is utilized by the arch_hibernation_header_restore() and arch_hibernation_header_save() functions. The arch specific hibernation header consists of satp, hartid, and the cpu_resume address. The kernel built version is also need to be saved into the hibernation image header to making sure only the same kernel is restore when resume. swsusp_arch_resume() creates a temporary page table that covering only the linear map. It copies the restore code to a 'safe' page, then start to restore the memory image. Once completed, it restores the original kernel's page table. It then calls into __hibernate_cpu_resume() to restore the CPU context. Finally, it follows the normal hibernation path back to the hibernation core. To enable hibernation/suspend to disk into RISCV, the below config need to be enabled: - CONFIG_ARCH_HIBERNATION_HEADER - CONFIG_ARCH_HIBERNATION_POSSIBLE At high-level, this series includes the following changes: 1) Change suspend_save_csrs() and suspend_restore_csrs() to public function as these functions are common to suspend/hibernation. (patch 1) 2) Refactor the common code in the __cpu_resume_enter() function and __hibernate_cpu_resume() function. The common code are used by hibernation and suspend. (patch 2) 3) Enhance kernel_page_present() function to support huge page. (patch 3) 4) Add arch/riscv low level functions to support hibernation/suspend to disk. (patch 4) The above patches are based on kernel v6.3-rc2 and are tested on StarFive VF2 SBC board and Qemu. ACPI platform mode is not supported in this series. Changes since v5: - Rebased to kernel v6.3-rc2 - Removed extra line at the commit msg - Added comment to describe the reason to map the kernel address Changes since v4: - Rebased to kernel v6.3-rc1 - Resolved typo(s) - Removed unnecessary helper function - Removed unnecessary "addr" local variable - Removed typecast of 'int' - Used def_bool HIBERNATION - Used "mv a0, zero" instead of "add a0, zero, zero" - Make linear region as executable and writable when restoring the image Changes since v3: - Rebased to kernel v6.2 - Temporary page table code refactoring by reference to ARM64 - Resolved typo(s) and grammars - Resolved documentation errors - Resolved clang build issue - Removed unnecessary comments - Used kzalloc instead of kcalloc Changes since v2: - Rebased to kernel v6.2-rc5 - Refactor the common code used by hibernation and suspend - Create copy_page macro - Solved other comments from Andrew and Conor Changes since v1: - Rebased to kernel v6.2-rc3 - Fixed bot's compilation error Sia Jee Heng (4): RISC-V: Change suspend_save_csrs and suspend_restore_csrs to public function RISC-V: Factor out common code of __cpu_resume_enter() RISC-V: mm: Enable huge page support to kernel_page_present() function RISC-V: Add arch functions to support hibernation/suspend-to-disk arch/riscv/Kconfig | 6 + arch/riscv/include/asm/assembler.h | 82 ++++++ arch/riscv/include/asm/suspend.h | 22 ++ arch/riscv/kernel/Makefile | 1 + arch/riscv/kernel/asm-offsets.c | 5 + arch/riscv/kernel/hibernate-asm.S | 77 ++++++ arch/riscv/kernel/hibernate.c | 427 +++++++++++++++++++++++++++++ arch/riscv/kernel/suspend.c | 4 +- arch/riscv/kernel/suspend_entry.S | 34 +-- arch/riscv/mm/pageattr.c | 8 + 10 files changed, 633 insertions(+), 33 deletions(-) create mode 100644 arch/riscv/include/asm/assembler.h create mode 100644 arch/riscv/kernel/hibernate-asm.S create mode 100644 arch/riscv/kernel/hibernate.c base-commit: fc89d7fb499b0162e081f434d45e8d1b47e82ece
Comments
Hi, I understand that you must be extremely busy, but I was wondering if there are any comments for the below v6 patch series? Thanks Regards Jee Heng > -----Original Message----- > From: JeeHeng Sia <jeeheng.sia@starfivetech.com> > Sent: Tuesday, March 14, 2023 1:03 PM > To: paul.walmsley@sifive.com; palmer@dabbelt.com; aou@eecs.berkeley.edu > Cc: linux-riscv@lists.infradead.org; linux-kernel@vger.kernel.org; JeeHeng Sia <jeeheng.sia@starfivetech.com>; Leyfoon Tan > <leyfoon.tan@starfivetech.com>; Mason Huo <mason.huo@starfivetech.com> > Subject: [PATCH v6 0/4] RISC-V Hibernation Support > > This series adds RISC-V Hibernation/suspend to disk support. > Low level Arch functions were created to support hibernation. > swsusp_arch_suspend() relies code from __cpu_suspend_enter() to write > cpu state onto the stack, then calling swsusp_save() to save the memory > image. > > Arch specific hibernation header is implemented and is utilized by the > arch_hibernation_header_restore() and arch_hibernation_header_save() > functions. The arch specific hibernation header consists of satp, hartid, > and the cpu_resume address. The kernel built version is also need to be > saved into the hibernation image header to making sure only the same > kernel is restore when resume. > > swsusp_arch_resume() creates a temporary page table that covering only > the linear map. It copies the restore code to a 'safe' page, then start to > restore the memory image. Once completed, it restores the original > kernel's page table. It then calls into __hibernate_cpu_resume() > to restore the CPU context. Finally, it follows the normal hibernation > path back to the hibernation core. > > To enable hibernation/suspend to disk into RISCV, the below config > need to be enabled: > - CONFIG_ARCH_HIBERNATION_HEADER > - CONFIG_ARCH_HIBERNATION_POSSIBLE > > At high-level, this series includes the following changes: > 1) Change suspend_save_csrs() and suspend_restore_csrs() > to public function as these functions are common to > suspend/hibernation. (patch 1) > 2) Refactor the common code in the __cpu_resume_enter() function and > __hibernate_cpu_resume() function. The common code are used by > hibernation and suspend. (patch 2) > 3) Enhance kernel_page_present() function to support huge page. (patch 3) > 4) Add arch/riscv low level functions to support > hibernation/suspend to disk. (patch 4) > > The above patches are based on kernel v6.3-rc2 and are tested on > StarFive VF2 SBC board and Qemu. > ACPI platform mode is not supported in this series. > > Changes since v5: > - Rebased to kernel v6.3-rc2 > - Removed extra line at the commit msg > - Added comment to describe the reason to map the kernel address > > Changes since v4: > - Rebased to kernel v6.3-rc1 > - Resolved typo(s) > - Removed unnecessary helper function > - Removed unnecessary "addr" local variable > - Removed typecast of 'int' > - Used def_bool HIBERNATION > - Used "mv a0, zero" instead of "add a0, zero, zero" > - Make linear region as executable and writable when restoring the > image > > Changes since v3: > - Rebased to kernel v6.2 > - Temporary page table code refactoring by reference to ARM64 > - Resolved typo(s) and grammars > - Resolved documentation errors > - Resolved clang build issue > - Removed unnecessary comments > - Used kzalloc instead of kcalloc > > Changes since v2: > - Rebased to kernel v6.2-rc5 > - Refactor the common code used by hibernation and suspend > - Create copy_page macro > - Solved other comments from Andrew and Conor > > Changes since v1: > - Rebased to kernel v6.2-rc3 > - Fixed bot's compilation error > > Sia Jee Heng (4): > RISC-V: Change suspend_save_csrs and suspend_restore_csrs to public > function > RISC-V: Factor out common code of __cpu_resume_enter() > RISC-V: mm: Enable huge page support to kernel_page_present() function > RISC-V: Add arch functions to support hibernation/suspend-to-disk > > arch/riscv/Kconfig | 6 + > arch/riscv/include/asm/assembler.h | 82 ++++++ > arch/riscv/include/asm/suspend.h | 22 ++ > arch/riscv/kernel/Makefile | 1 + > arch/riscv/kernel/asm-offsets.c | 5 + > arch/riscv/kernel/hibernate-asm.S | 77 ++++++ > arch/riscv/kernel/hibernate.c | 427 +++++++++++++++++++++++++++++ > arch/riscv/kernel/suspend.c | 4 +- > arch/riscv/kernel/suspend_entry.S | 34 +-- > arch/riscv/mm/pageattr.c | 8 + > 10 files changed, 633 insertions(+), 33 deletions(-) > create mode 100644 arch/riscv/include/asm/assembler.h > create mode 100644 arch/riscv/kernel/hibernate-asm.S > create mode 100644 arch/riscv/kernel/hibernate.c > > > base-commit: fc89d7fb499b0162e081f434d45e8d1b47e82ece > -- > 2.34.1
On Mon, Mar 20, 2023 at 07:20:58AM +0000, JeeHeng Sia wrote: > Hi, > > I understand that you must be extremely busy, but I was wondering if > there are any comments for the below v6 patch series? > > -----Original Message----- > > Sent: Tuesday, March 14, 2023 1:03 PM It's not even been a week chief, relax :)