Message ID | 20230310032342.17395-1-cai.huoqing@linux.dev |
---|---|
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:5915:0:0:0:0:0 with SMTP id v21csp668522wrd; Thu, 9 Mar 2023 19:49:27 -0800 (PST) X-Google-Smtp-Source: AK7set+Xf1/3R5oAmF36ccSeFyb1nSaTUPNn02ZCdLNXT8tPVaanVgS+NZxi0Cpwhsw4nhmecqt9 X-Received: by 2002:a05:6a20:7f9c:b0:cc:aa7b:84e1 with SMTP id d28-20020a056a207f9c00b000ccaa7b84e1mr33204191pzj.21.1678420167080; Thu, 09 Mar 2023 19:49:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1678420167; cv=none; d=google.com; s=arc-20160816; b=FOg7TVBBwaFg+VgZV2sNxekY63LgeSnBqCmxztOvjpmhDzmHQ6fBdfX9LQxYSdVOcd WC8mEA0xN0xZpmNUBUahJkkJ2hqna1jcIeFo06nwZ0qfo4mOisosBZ7UzDRodCJY4nYo 2fiAjEUizbR3CG+ud5jrq4DO74POsivjODeGxya3uUmDyJ1EUa8t0YLCC5R7U9aANpKT 4kU550ruLnPgLy5oVBKot2Az1oph1tSw5RwWiyYawpezgpvuEmrtktQYjqEYacyjgXU+ s6O66B7IAx35dMoKzSbFKvyJ8Z1ziutq+oGEjAXfNv/3RyXIM+LdkIe5w9AqIG0MnmeY lzcg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=/jzu8+pSkAradaQDPCXdijqxCtBj4zASOgRk5utxWrw=; b=f0361mTJpiCMf4RrsWheEXTsJrQGMrB+RTFKuK0E6aIVMdxXYXDsCaV1D4bvWu/DnA b+EnOuF0jEca9vvs500tW+l3Uay9vv17oMJTDJ2LEaeuccR1Ufndx2WzWdjKK0vET/3o pAo2gjILu+Hw70CmkcOhqHt9wl8ea4oySkO4Vrsj+HV06qcPGuzfq9o7sQfQJ1ywBhkG 7WKQc8BdFWQmwqNpLoAy5MKyTpKHqPjXmhg+/tW0mM3/dGWs/IWu7wK4CfmM+eRjLAPa ZL1ot2dyexBBbhv+ctN0rjLBKGc8OasgOY7dQ4aCVQ52pvJRrEncQm2kXZbicYgKsuFd RpGQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linux.dev header.s=key1 header.b=RS4b3cBQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linux.dev Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id t34-20020a634462000000b004e658a3b1b0si884735pgk.183.2023.03.09.19.49.12; Thu, 09 Mar 2023 19:49:27 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linux.dev header.s=key1 header.b=RS4b3cBQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linux.dev Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229984AbjCJDX4 (ORCPT <rfc822;carlos.wei.hk@gmail.com> + 99 others); Thu, 9 Mar 2023 22:23:56 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54250 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229971AbjCJDXy (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Thu, 9 Mar 2023 22:23:54 -0500 Received: from out-62.mta1.migadu.com (out-62.mta1.migadu.com [IPv6:2001:41d0:203:375::3e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1002D591D2 for <linux-kernel@vger.kernel.org>; Thu, 9 Mar 2023 19:23:51 -0800 (PST) X-Report-Abuse: Please report any abuse attempt to abuse@migadu.com and include these headers. DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linux.dev; s=key1; t=1678418630; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding; bh=/jzu8+pSkAradaQDPCXdijqxCtBj4zASOgRk5utxWrw=; b=RS4b3cBQknsRe1MIFarSG4NHVQkEQSZctgbU9a6tWUJ8peK7aYXBvyxG8aVCCEh43i3Y0Q ZTfvFJle1VIMMzEi7f/wvch9k3nMBWT+yRcDOMrPOjV7etNoB33N4sgHpMOfRbRuRJiaI9 0/IHjH/fN/fWXm4nzFayTGTZpPy+HKw= From: Cai Huoqing <cai.huoqing@linux.dev> To: fancer.lancer@gmail.com Cc: Cai Huoqing <cai.huoqing@linux.dev>, Gustavo Pimentel <gustavo.pimentel@synopsys.com>, Vinod Koul <vkoul@kernel.org>, Jingoo Han <jingoohan1@gmail.com>, Lorenzo Pieralisi <lpieralisi@kernel.org>, =?utf-8?q?Krzysztof_Wilczy=C5=84?= =?utf-8?q?ski?= <kw@linux.com>, Rob Herring <robh@kernel.org>, Bjorn Helgaas <bhelgaas@google.com>, linux-kernel@vger.kernel.org, dmaengine@vger.kernel.org, linux-pci@vger.kernel.org Subject: [PATCH v6 0/5] dmaengine: dw-edma: Add support for native HDMA Date: Fri, 10 Mar 2023 11:23:33 +0800 Message-Id: <20230310032342.17395-1-cai.huoqing@linux.dev> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Migadu-Flow: FLOW_OUT X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1759950850047819950?= X-GMAIL-MSGID: =?utf-8?q?1759951105083830172?= |
Series |
dmaengine: dw-edma: Add support for native HDMA
|
|
Message
Cai Huoqing
March 10, 2023, 3:23 a.m. UTC
Add support for HDMA NATIVE, as long the IP design has set the compatible register map parameter-HDMA_NATIVE, which allows compatibility for native HDMA register configuration. The HDMA Hyper-DMA IP is an enhancement of the eDMA embedded-DMA IP. And the native HDMA registers are different from eDMA, so this patch add support for HDMA NATIVE mode. HDMA write and read channels operate independently to maximize the performance of the HDMA read and write data transfer over the link When you configure the HDMA with multiple read channels, then it uses a round robin (RR) arbitration scheme to select the next read channel to be serviced.The same applies when youhave multiple write channels. The native HDMA driver also supports a maximum of 16 independent channels (8 write + 8 read), which can run simultaneously. Both SAR (Source Address Register) and DAR (Destination Address Register) are aligned to byte. Cai Huoqing (2): dmaengine: dw-edma: Add support for native HDMA dmaengine: dw-edma: Optimization in dw_edma_v0_core_handle_int Cai huoqing (3): dmaengine: dw-edma: Rename dw_edma_core_ops structure to dw_edma_plat_ops dmaengine: dw-edma: Create a new dw_edma_core_ops structure to abstract controller operation dmaengine: dw-edma: Add HDMA DebugFS support v5->v6: [1/5] 1.Change the commit log to explain dw_edma_core_ops structure. 2.Revert the instance dw_edma_pcie_plat_ops. [2/5] 3.include "linux/irqreturn.h" to the head of the file. 4.Add irq state 'ret' to indicate whether the IRQ was actually handled. 5.Using edma_done_interrupt/_abort_interrupt() callback instead of global fucntion. [3/5] 6.Remove some unnecessary wrapper function. 7.Using one loop instead two in dw_hdma_v0_core_handle_int. 8.Fix the method to returning the actual IRQ-handling status. [4/5] 9.Fix 'reg' pointing error in dw_hdma_debugfs_u32_get. 10.Add padding_1/_2 reserve to fix wrong reg offset. [5/5] 11.Remove some unnecessary wrapper function. v5 link: https://lore.kernel.org/lkml/20230303124642.5519-1-cai.huoqing@linux.dev/ drivers/dma/dw-edma/Makefile | 8 +- drivers/dma/dw-edma/dw-edma-core.c | 84 +++--- drivers/dma/dw-edma/dw-edma-core.h | 55 ++++ drivers/dma/dw-edma/dw-edma-pcie.c | 4 +- drivers/dma/dw-edma/dw-edma-v0-core.c | 91 ++++-- drivers/dma/dw-edma/dw-edma-v0-core.h | 14 +- drivers/dma/dw-edma/dw-hdma-v0-core.c | 277 +++++++++++++++++++ drivers/dma/dw-edma/dw-hdma-v0-core.h | 17 ++ drivers/dma/dw-edma/dw-hdma-v0-debugfs.c | 176 ++++++++++++ drivers/dma/dw-edma/dw-hdma-v0-debugfs.h | 22 ++ drivers/dma/dw-edma/dw-hdma-v0-regs.h | 130 +++++++++ drivers/pci/controller/dwc/pcie-designware.c | 2 +- include/linux/dma/edma.h | 7 +- 13 files changed, 784 insertions(+), 103 deletions(-) create mode 100644 drivers/dma/dw-edma/dw-hdma-v0-core.c create mode 100644 drivers/dma/dw-edma/dw-hdma-v0-core.h create mode 100644 drivers/dma/dw-edma/dw-hdma-v0-debugfs.c create mode 100644 drivers/dma/dw-edma/dw-hdma-v0-debugfs.h create mode 100644 drivers/dma/dw-edma/dw-hdma-v0-regs.h