@@ -1862,11 +1862,11 @@ aarch64_init_ls64_builtins_types (void)
gcc_assert (TYPE_ALIGN (array_type) == 64);
tree field = build_decl (input_location, FIELD_DECL,
- get_identifier ("val"), array_type);
+ get_identifier ("val"), array_type);
ls64_arm_data_t = lang_hooks.types.simulate_record_decl (input_location,
- tuple_type_name,
- make_array_slice (&field, 1));
+ tuple_type_name,
+ make_array_slice (&field, 1));
gcc_assert (TYPE_MODE (ls64_arm_data_t) == V8DImode);
gcc_assert (TYPE_MODE_RAW (ls64_arm_data_t) == TYPE_MODE (ls64_arm_data_t));
@@ -1881,16 +1881,16 @@ aarch64_init_ls64_builtins (void)
ls64_builtins_data data[4] = {
{"__builtin_aarch64_ld64b", AARCH64_LS64_BUILTIN_LD64B,
build_function_type_list (ls64_arm_data_t,
- const_ptr_type_node, NULL_TREE)},
+ const_ptr_type_node, NULL_TREE)},
{"__builtin_aarch64_st64b", AARCH64_LS64_BUILTIN_ST64B,
build_function_type_list (void_type_node, ptr_type_node,
- ls64_arm_data_t, NULL_TREE)},
+ ls64_arm_data_t, NULL_TREE)},
{"__builtin_aarch64_st64bv", AARCH64_LS64_BUILTIN_ST64BV,
build_function_type_list (uint64_type_node, ptr_type_node,
- ls64_arm_data_t, NULL_TREE)},
+ ls64_arm_data_t, NULL_TREE)},
{"__builtin_aarch64_st64bv0", AARCH64_LS64_BUILTIN_ST64BV0,
build_function_type_list (uint64_type_node, ptr_type_node,
- ls64_arm_data_t, NULL_TREE)},
+ ls64_arm_data_t, NULL_TREE)},
};
for (size_t i = 0; i < ARRAY_SIZE (data); ++i)
@@ -2509,40 +2509,40 @@ aarch64_expand_builtin_ls64 (int fcode, tree exp, rtx target)
{
case AARCH64_LS64_BUILTIN_LD64B:
{
- rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
- create_output_operand (&ops[0], target, V8DImode);
- create_input_operand (&ops[1], op0, DImode);
- expand_insn (CODE_FOR_ld64b, 2, ops);
- return ops[0].value;
+ rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
+ create_output_operand (&ops[0], target, V8DImode);
+ create_input_operand (&ops[1], op0, DImode);
+ expand_insn (CODE_FOR_ld64b, 2, ops);
+ return ops[0].value;
}
case AARCH64_LS64_BUILTIN_ST64B:
{
- rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
- rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
- create_output_operand (&ops[0], op0, DImode);
- create_input_operand (&ops[1], op1, V8DImode);
- expand_insn (CODE_FOR_st64b, 2, ops);
- return const0_rtx;
+ rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
+ rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
+ create_output_operand (&ops[0], op0, DImode);
+ create_input_operand (&ops[1], op1, V8DImode);
+ expand_insn (CODE_FOR_st64b, 2, ops);
+ return const0_rtx;
}
case AARCH64_LS64_BUILTIN_ST64BV:
{
- rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
- rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
- create_output_operand (&ops[0], target, DImode);
- create_input_operand (&ops[1], op0, DImode);
- create_input_operand (&ops[2], op1, V8DImode);
- expand_insn (CODE_FOR_st64bv, 3, ops);
- return ops[0].value;
+ rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
+ rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
+ create_output_operand (&ops[0], target, DImode);
+ create_input_operand (&ops[1], op0, DImode);
+ create_input_operand (&ops[2], op1, V8DImode);
+ expand_insn (CODE_FOR_st64bv, 3, ops);
+ return ops[0].value;
}
case AARCH64_LS64_BUILTIN_ST64BV0:
{
- rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
- rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
- create_output_operand (&ops[0], target, DImode);
- create_input_operand (&ops[1], op0, DImode);
- create_input_operand (&ops[2], op1, V8DImode);
- expand_insn (CODE_FOR_st64bv0, 3, ops);
- return ops[0].value;
+ rtx op0 = expand_normal (CALL_EXPR_ARG (exp, 0));
+ rtx op1 = expand_normal (CALL_EXPR_ARG (exp, 1));
+ create_output_operand (&ops[0], target, DImode);
+ create_input_operand (&ops[1], op0, DImode);
+ create_input_operand (&ops[2], op1, V8DImode);
+ expand_insn (CODE_FOR_st64bv0, 3, ops);
+ return ops[0].value;
}
}
@@ -7918,9 +7918,9 @@ (define_insn "stg"
;; Load/Store 64-bit (LS64) instructions.
(define_insn "ld64b"
[(set (match_operand:V8DI 0 "register_operand" "=r")
- (unspec_volatile:V8DI
- [(mem:V8DI (match_operand:DI 1 "register_operand" "r"))]
- UNSPEC_LD64B)
+ (unspec_volatile:V8DI
+ [(mem:V8DI (match_operand:DI 1 "register_operand" "r"))]
+ UNSPEC_LD64B)
)]
"TARGET_LS64"
"ld64b\\t%0, [%1]"
@@ -7929,8 +7929,8 @@ (define_insn "ld64b"
(define_insn "st64b"
[(set (mem:V8DI (match_operand:DI 0 "register_operand" "=r"))
- (unspec_volatile:V8DI [(match_operand:V8DI 1 "register_operand" "r")]
- UNSPEC_ST64B)
+ (unspec_volatile:V8DI [(match_operand:V8DI 1 "register_operand" "r")]
+ UNSPEC_ST64B)
)]
"TARGET_LS64"
"st64b\\t%1, [%0]"
@@ -7939,10 +7939,10 @@ (define_insn "st64b"
(define_insn "st64bv"
[(set (match_operand:DI 0 "register_operand" "=r")
- (unspec_volatile:DI [(const_int 0)] UNSPEC_ST64BV_RET))
+ (unspec_volatile:DI [(const_int 0)] UNSPEC_ST64BV_RET))
(set (mem:V8DI (match_operand:DI 1 "register_operand" "r"))
- (unspec_volatile:V8DI [(match_operand:V8DI 2 "register_operand" "r")]
- UNSPEC_ST64BV)
+ (unspec_volatile:V8DI [(match_operand:V8DI 2 "register_operand" "r")]
+ UNSPEC_ST64BV)
)]
"TARGET_LS64"
"st64bv\\t%0, %2, [%1]"
@@ -7951,10 +7951,10 @@ (define_insn "st64bv"
(define_insn "st64bv0"
[(set (match_operand:DI 0 "register_operand" "=r")
- (unspec_volatile:DI [(const_int 0)] UNSPEC_ST64BV0_RET))
+ (unspec_volatile:DI [(const_int 0)] UNSPEC_ST64BV0_RET))
(set (mem:V8DI (match_operand:DI 1 "register_operand" "r"))
- (unspec_volatile:V8DI [(match_operand:V8DI 2 "register_operand" "r")]
- UNSPEC_ST64BV0)
+ (unspec_volatile:V8DI [(match_operand:V8DI 2 "register_operand" "r")]
+ UNSPEC_ST64BV0)
)]
"TARGET_LS64"
"st64bv0\\t%0, %2, [%1]"