Checks
Commit Message
From: Ju-Zhe Zhong <juzhe.zhong@rivai.ai>
gcc/ChangeLog:
* config/riscv/riscv-modes.def (ADJUST_BYTESIZE): Fix typo.
---
gcc/config/riscv/riscv-modes.def | 46 ++++++++++++++++----------------
1 file changed, 23 insertions(+), 23 deletions(-)
Comments
Committed with title tweak , thanks
On Mon, Oct 24, 2022 at 10:24 PM <juzhe.zhong@rivai.ai> wrote:
>
> From: Ju-Zhe Zhong <juzhe.zhong@rivai.ai>
>
> gcc/ChangeLog:
>
> * config/riscv/riscv-modes.def (ADJUST_BYTESIZE): Fix typo.
>
> ---
> gcc/config/riscv/riscv-modes.def | 46 ++++++++++++++++----------------
> 1 file changed, 23 insertions(+), 23 deletions(-)
>
> diff --git a/gcc/config/riscv/riscv-modes.def b/gcc/config/riscv/riscv-modes.def
> index 95f69e87e23..ea88442e117 100644
> --- a/gcc/config/riscv/riscv-modes.def
> +++ b/gcc/config/riscv/riscv-modes.def
> @@ -71,29 +71,29 @@ ADJUST_BYTESIZE (VNx64BI, riscv_vector_chunks * riscv_bytes_per_vector_chunk);
>
> /*
> | Mode | MIN_VLEN=32 | MIN_VLEN=32 | MIN_VLEN=64 | MIN_VLEN=64 |
> - | | LMUL | SEW/LMUL | LMUL | SEW/LMUL |
> - | VNx1QI | MF4 | 32 | MF8 | 64 |
> - | VNx2QI | MF2 | 16 | MF4 | 32 |
> - | VNx4QI | M1 | 8 | MF2 | 16 |
> - | VNx8QI | M2 | 4 | M1 | 8 |
> - | VNx16QI | M4 | 2 | M2 | 4 |
> - | VNx32QI | M8 | 1 | M4 | 2 |
> - | VNx64QI | N/A | N/A | M8 | 1 |
> - | VNx1(HI|HF) | MF2 | 32 | MF4 | 64 |
> - | VNx2(HI|HF) | M1 | 16 | MF2 | 32 |
> - | VNx4(HI|HF) | M2 | 8 | M1 | 16 |
> - | VNx8(HI|HF) | M4 | 4 | M2 | 8 |
> - | VNx16(HI|HF)| M8 | 2 | M4 | 4 |
> - | VNx32(HI|HF)| N/A | N/A | M8 | 2 |
> - | VNx1(SI|SF) | M1 | 32 | MF2 | 64 |
> - | VNx2(SI|SF) | M2 | 16 | M1 | 32 |
> - | VNx4(SI|SF) | M4 | 8 | M2 | 16 |
> - | VNx8(SI|SF) | M8 | 4 | M4 | 8 |
> - | VNx16(SI|SF)| N/A | N/A | M8 | 4 |
> - | VNx1(DI|DF) | N/A | N/A | M1 | 64 |
> - | VNx2(DI|DF) | N/A | N/A | M2 | 32 |
> - | VNx4(DI|DF) | N/A | N/A | M4 | 16 |
> - | VNx8(DI|DF) | N/A | N/A | M8 | 8 |
> + | | LMUL | SEW/LMUL | LMUL | SEW/LMUL |
> + | VNx1QI | MF4 | 32 | MF8 | 64 |
> + | VNx2QI | MF2 | 16 | MF4 | 32 |
> + | VNx4QI | M1 | 8 | MF2 | 16 |
> + | VNx8QI | M2 | 4 | M1 | 8 |
> + | VNx16QI | M4 | 2 | M2 | 4 |
> + | VNx32QI | M8 | 1 | M4 | 2 |
> + | VNx64QI | N/A | N/A | M8 | 1 |
> + | VNx1(HI|HF) | MF2 | 32 | MF4 | 64 |
> + | VNx2(HI|HF) | M1 | 16 | MF2 | 32 |
> + | VNx4(HI|HF) | M2 | 8 | M1 | 16 |
> + | VNx8(HI|HF) | M4 | 4 | M2 | 8 |
> + | VNx16(HI|HF)| M8 | 2 | M4 | 4 |
> + | VNx32(HI|HF)| N/A | N/A | M8 | 2 |
> + | VNx1(SI|SF) | M1 | 32 | MF2 | 64 |
> + | VNx2(SI|SF) | M2 | 16 | M1 | 32 |
> + | VNx4(SI|SF) | M4 | 8 | M2 | 16 |
> + | VNx8(SI|SF) | M8 | 4 | M4 | 8 |
> + | VNx16(SI|SF)| N/A | N/A | M8 | 4 |
> + | VNx1(DI|DF) | N/A | N/A | M1 | 64 |
> + | VNx2(DI|DF) | N/A | N/A | M2 | 32 |
> + | VNx4(DI|DF) | N/A | N/A | M4 | 16 |
> + | VNx8(DI|DF) | N/A | N/A | M8 | 8 |
> */
>
> /* Define RVV modes whose sizes are multiples of 64-bit chunks. */
> --
> 2.36.1
>
@@ -71,29 +71,29 @@ ADJUST_BYTESIZE (VNx64BI, riscv_vector_chunks * riscv_bytes_per_vector_chunk);
/*
| Mode | MIN_VLEN=32 | MIN_VLEN=32 | MIN_VLEN=64 | MIN_VLEN=64 |
- | | LMUL | SEW/LMUL | LMUL | SEW/LMUL |
- | VNx1QI | MF4 | 32 | MF8 | 64 |
- | VNx2QI | MF2 | 16 | MF4 | 32 |
- | VNx4QI | M1 | 8 | MF2 | 16 |
- | VNx8QI | M2 | 4 | M1 | 8 |
- | VNx16QI | M4 | 2 | M2 | 4 |
- | VNx32QI | M8 | 1 | M4 | 2 |
- | VNx64QI | N/A | N/A | M8 | 1 |
- | VNx1(HI|HF) | MF2 | 32 | MF4 | 64 |
- | VNx2(HI|HF) | M1 | 16 | MF2 | 32 |
- | VNx4(HI|HF) | M2 | 8 | M1 | 16 |
- | VNx8(HI|HF) | M4 | 4 | M2 | 8 |
- | VNx16(HI|HF)| M8 | 2 | M4 | 4 |
- | VNx32(HI|HF)| N/A | N/A | M8 | 2 |
- | VNx1(SI|SF) | M1 | 32 | MF2 | 64 |
- | VNx2(SI|SF) | M2 | 16 | M1 | 32 |
- | VNx4(SI|SF) | M4 | 8 | M2 | 16 |
- | VNx8(SI|SF) | M8 | 4 | M4 | 8 |
- | VNx16(SI|SF)| N/A | N/A | M8 | 4 |
- | VNx1(DI|DF) | N/A | N/A | M1 | 64 |
- | VNx2(DI|DF) | N/A | N/A | M2 | 32 |
- | VNx4(DI|DF) | N/A | N/A | M4 | 16 |
- | VNx8(DI|DF) | N/A | N/A | M8 | 8 |
+ | | LMUL | SEW/LMUL | LMUL | SEW/LMUL |
+ | VNx1QI | MF4 | 32 | MF8 | 64 |
+ | VNx2QI | MF2 | 16 | MF4 | 32 |
+ | VNx4QI | M1 | 8 | MF2 | 16 |
+ | VNx8QI | M2 | 4 | M1 | 8 |
+ | VNx16QI | M4 | 2 | M2 | 4 |
+ | VNx32QI | M8 | 1 | M4 | 2 |
+ | VNx64QI | N/A | N/A | M8 | 1 |
+ | VNx1(HI|HF) | MF2 | 32 | MF4 | 64 |
+ | VNx2(HI|HF) | M1 | 16 | MF2 | 32 |
+ | VNx4(HI|HF) | M2 | 8 | M1 | 16 |
+ | VNx8(HI|HF) | M4 | 4 | M2 | 8 |
+ | VNx16(HI|HF)| M8 | 2 | M4 | 4 |
+ | VNx32(HI|HF)| N/A | N/A | M8 | 2 |
+ | VNx1(SI|SF) | M1 | 32 | MF2 | 64 |
+ | VNx2(SI|SF) | M2 | 16 | M1 | 32 |
+ | VNx4(SI|SF) | M4 | 8 | M2 | 16 |
+ | VNx8(SI|SF) | M8 | 4 | M4 | 8 |
+ | VNx16(SI|SF)| N/A | N/A | M8 | 4 |
+ | VNx1(DI|DF) | N/A | N/A | M1 | 64 |
+ | VNx2(DI|DF) | N/A | N/A | M2 | 32 |
+ | VNx4(DI|DF) | N/A | N/A | M4 | 16 |
+ | VNx8(DI|DF) | N/A | N/A | M8 | 8 |
*/
/* Define RVV modes whose sizes are multiples of 64-bit chunks. */