Show patches with: State = Action Required       |    Archived = No       |   8194 patches
« 1 213 14 1581 82 »
Patch Series A/R/T S/W/F Date Submitter Delegate State
[v4] RISC-V: Add support for xtheadvector-specific intrinsics. [v4] RISC-V: Add support for xtheadvector-specific intrinsics. - - - -1- 2024-01-04 joshua Unresolved
[v4] RISC-V: Handle differences between XTheadvector and Vector [v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-04 joshua Unresolved
[Committed] RISC-V: Fix indent [Committed] RISC-V: Fix indent - - - -1- 2024-01-03 juzhe.zhong@rivai.ai Unresolved
[Committed,V3] RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] [Committed,V3] RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] - - - -1- 2024-01-03 juzhe.zhong@rivai.ai Unresolved
[2/1] c++: access of class-scope partial tmpl spec Untitled series #76042 - - - -1- 2024-01-03 Patrick Palka Unresolved
libgomp.texi: Document omp_display_env libgomp.texi: Document omp_display_env - - - -1- 2024-01-03 Tobias Burnus Unresolved
Ping: [PATCH] enable ATOMIC_COMPARE_EXCHANGE opt for floating type or types contains padding Ping: [PATCH] enable ATOMIC_COMPARE_EXCHANGE opt for floating type or types contains padding - - - -1- 2024-01-03 xndcn Unresolved
[committed] Re: [PATCH] openmp: Add support for the 'indirect' clause in C/C++ [committed] Re: [PATCH] openmp: Add support for the 'indirect' clause in C/C++ - - - -1- 2024-01-03 Kwok Cheung Yeung Unresolved
[committed] Small tweaks for update-copyright.py [committed] Small tweaks for update-copyright.py - - - -1- 2024-01-03 Jakub Jelinek Unresolved
[V2] RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] [V2] RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] - - - -1- 2024-01-03 juzhe.zhong@rivai.ai Unresolved
RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] RISC-V: Fix bug of earliest fusion for infinite loop[VSETVL PASS] - - - -1- 2024-01-03 juzhe.zhong@rivai.ai Unresolved
[v4] RISC-V: Handle differences between XTheadvector and Vector [v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-03 joshua Unresolved
[v3,2/3] libatomic: Enable LSE128 128-bit atomics for armv9.4-a Untitled series #75919 - - - -1- 2024-01-03 Victor Do Nascimento Unresolved
RISC-V: Implement ZACAS extensions RISC-V: Implement ZACAS extensions - - - -1- 2024-01-02 Trd thg Unresolved
[v2,2/2] asan: Align .LASANPC on function boundary asan: Align .LASANPC on function boundary - - - -1- 2024-01-02 Ilya Leoshkevich Unresolved
[v2,1/2] Implement ASM_DECLARE_FUNCTION_NAME using ASM_OUTPUT_FUNCTION_LABEL asan: Align .LASANPC on function boundary - - - -1- 2024-01-02 Ilya Leoshkevich Unresolved
[v4] RISC-V: Handle differences between XTheadvector and Vector [v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-02 joshua Unresolved
[v3] RISC-V: Bugfix for doesn't honor no-signed-zeros option [v3] RISC-V: Bugfix for doesn't honor no-signed-zeros option - - - -1- 2024-01-02 Li, Pan2 Unresolved
Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-02 joshua Corrupt patch
[v6,1/2] RISC-V: Add crypto vector builtin function. [v6,1/2] RISC-V: Add crypto vector builtin function. - - - -1- 2024-01-02 Feng Wang Unresolved
[v5,2/2] RISC-V: Add crypto vector api-testing cases. [v5,1/2] RISC-V: Add crypto vector builtin function. - - - -1- 2024-01-02 Feng Wang Unresolved
[v5,1/2] RISC-V: Add crypto vector builtin function. [v5,1/2] RISC-V: Add crypto vector builtin function. - - - -1- 2024-01-02 Feng Wang Unresolved
[Committed] RISC-V: Add simplification of dummy len and dummy mask COND_LEN_xxx pattern [Committed] RISC-V: Add simplification of dummy len and dummy mask COND_LEN_xxx pattern - - - -1- 2024-01-02 juzhe.zhong@rivai.ai Unresolved
Re:Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector Re:Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-02 joshua Corrupt patch
RISC-V: Make liveness be aware of rgroup number of LENS[dynamic LMUL] RISC-V: Make liveness be aware of rgroup number of LENS[dynamic LMUL] - - - -1- 2024-01-02 juzhe.zhong@rivai.ai Unresolved
testsuite: Reduce gcc.dg/torture/inline-mem-cpy-1.c by 11 for simulators testsuite: Reduce gcc.dg/torture/inline-mem-cpy-1.c by 11 for simulators - - - -1- 2024-01-02 Hans-Peter Nilsson Unresolved
Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector Re:[PATCH v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2024-01-02 joshua Corrupt patch
[committed] RISC-V: Modify copyright year of vector-crypto.md [committed] RISC-V: Modify copyright year of vector-crypto.md - - - -1- 2024-01-02 Feng Wang Unresolved
[Committed] RISC-V: Declare STMT_VINFO_TYPE (...) as local variable [Committed] RISC-V: Declare STMT_VINFO_TYPE (...) as local variable - - - -1- 2024-01-02 juzhe.zhong@rivai.ai Unresolved
[committed] RISC-V: Add crypto machine descriptions [committed] RISC-V: Add crypto machine descriptions - - - -1- 2024-01-02 Feng Wang Unresolved
[gcc,3/3] libgcc: Add basic support for aarch64-gnu (GNU/Hurd on AArch64) [gcc,1/3] Move GNU/Hurd startfile spec from config/i386/gnu.h to config/gnu.h - - - -1- 2024-01-01 Sergey Bugaev Unresolved
[gcc,2/3] aarch64: Add support for aarch64-gnu (GNU/Hurd on AArch64) [gcc,1/3] Move GNU/Hurd startfile spec from config/i386/gnu.h to config/gnu.h - - - -1- 2024-01-01 Sergey Bugaev Unresolved
[gcc,1/3] Move GNU/Hurd startfile spec from config/i386/gnu.h to config/gnu.h [gcc,1/3] Move GNU/Hurd startfile spec from config/i386/gnu.h to config/gnu.h - - - -1- 2024-01-01 Sergey Bugaev Unresolved
Match: Improve inverted_equal_p for bool and `^` and `==` [PR113186] Match: Improve inverted_equal_p for bool and `^` and `==` [PR113186] - - - -1- 2024-01-01 Andrew Pinski (QUIC) Unresolved
LoongArch: Provide fmin/fmax RTL pattern for vectors LoongArch: Provide fmin/fmax RTL pattern for vectors - - - -1- 2023-12-31 Xi Ruoyao Unresolved
[v9,2/2] Add gcov MC/DC tests for GDC [v9,1/2] Add condition coverage (MC/DC) - - - -1- 2023-12-31 Jørgen Kvalsvik Unresolved
[v9,1/2] Add condition coverage (MC/DC) [v9,1/2] Add condition coverage (MC/DC) - - - -1- 2023-12-31 Jørgen Kvalsvik Unresolved
Pass GUILE down to subdirectories Pass GUILE down to subdirectories - - - -1- 2023-12-30 Tom Tromey Unresolved
libstdc++ testsuite/std/ranges/iota/max_size_type.cc: Reduce /10 for simulators libstdc++ testsuite/std/ranges/iota/max_size_type.cc: Reduce /10 for simulators - - - -1- 2023-12-30 Hans-Peter Nilsson Unresolved
[2/2] MIPS: Implement TARGET_INSN_COSTS [1/2] RTX_COST: Count instructions - - - -1- 2023-12-29 YunQiang Su Unresolved
[1/2] RTX_COST: Count instructions [1/2] RTX_COST: Count instructions - - - -1- 2023-12-29 YunQiang Su Unresolved
[20/21] Arm: Add Advanced SIMD cbranch implementation Untitled series #75645 - - - -1- 2023-12-29 Tamar Christina Unresolved
AArch64 Update costing for vector conversions [PR110625] AArch64 Update costing for vector conversions [PR110625] - - - -1- 2023-12-29 Tamar Christina Unresolved
[pushed] LoongArch: Fix the format of bstrins_<mode>_for_ior_mask condition (NFC) [pushed] LoongArch: Fix the format of bstrins_<mode>_for_ior_mask condition (NFC) - - - -1- 2023-12-29 Xi Ruoyao Unresolved
Pushed: [PATCH v4] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with com… Pushed: [PATCH v4] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with com… - - - -1- 2023-12-29 Xi Ruoyao Unresolved
Do not count unused scalar use when marking STMT_VINFO_LIVE_P [PR113091] Do not count unused scalar use when marking STMT_VINFO_LIVE_P [PR113091] - - - -1- 2023-12-29 Feng Xue OS Unresolved
[v1] LoongArch: testsuite:Add loongarch to gcc.dg/vect/slp-26.c. [v1] LoongArch: testsuite:Add loongarch to gcc.dg/vect/slp-26.c. - - - -1- 2023-12-29 chenxiaolong Unresolved
[v4,6/6] RISC-V: Add support for xtheadvector-specific intrinsics. [v4] RISC-V: Refactor riscv-vector-builtins-bases.cc - - - -1- 2023-12-29 joshua Unresolved
[v4] RISC-V: Handle differences between XTheadvector and Vector [v4] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Unresolved
[v4] RISC-V: Introduce XTheadVector as a subset of V1.0.0 [v4] RISC-V: Introduce XTheadVector as a subset of V1.0.0 - - - -1- 2023-12-29 joshua Unresolved
[v4] RISC-V: Refactor riscv-vector-builtins-bases.cc [v4] RISC-V: Refactor riscv-vector-builtins-bases.cc - - - -1- 2023-12-29 joshua Unresolved
Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Corrupt patch
Re:Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector Re:Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Corrupt patch
Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Corrupt patch
[v1,8/8] LoongArch: testsuite:Modify the result check in the FMA file. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,7/8] LoongArch: testsuite:Added additional vectorization "-mlsx" compilation option. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,6/8] LoongArch: testsuite:Added additional vectorization "-mlasx" compilation option. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,5/8] LoongArch: testsuite:Modify the test behavior in file pr60510.f. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,4/8] LoongArch: testsuite:Fix FAIL in file bind_c_array_params_2.f90. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,3/8] LoongArch: testsuite:Added test support for vect-{82, 83}.c. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,2/8] LoongArch: testsuite:Modify the test behavior of the vect-bic-bitmask-{12, 23}.c file. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
[v1,1/8] LoongArch: testsuite:Add detection procedures supported by the target. LoongArch:Enable testing for common - - - -1- 2023-12-29 chenxiaolong Unresolved
Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector Re:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Corrupt patch
回复:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector 回复:[PATCH v4 5/6] RISC-V: Handle differences between XTheadvector and Vector - - - -1- 2023-12-29 joshua Corrupt patch
[v4,6/6] RISC-V: Add support for xtheadvector-specific intrinsics. Untitled series #75588 - - - -1- 2023-12-29 joshua Unresolved
[v4,5/6] RISC-V: Handle differences between XTheadvector and Vector Untitled series #75588 - - - -1- 2023-12-29 joshua Unresolved
[v1] LoongArch: testsuite:Fix FAIL in lasx-xvstelm.c file. [v1] LoongArch: testsuite:Fix FAIL in lasx-xvstelm.c file. - - - -1- 2023-12-29 chenxiaolong Unresolved
[Committed] RISC-V: Robostify testcase pr113112-1.c [Committed] RISC-V: Robostify testcase pr113112-1.c - - - -1- 2023-12-29 juzhe.zhong@rivai.ai Unresolved
RISC-V: Count pointer type SSA into RVV regs liveness for dynamic LMUL cost model RISC-V: Count pointer type SSA into RVV regs liveness for dynamic LMUL cost model - - - -1- 2023-12-29 juzhe.zhong@rivai.ai Unresolved
[v3] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with combine [v3] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with combine - - - -1- 2023-12-28 Xi Ruoyao Unresolved
[v2] LoongArch: Merge constant vector permuatation implementations. [v2] LoongArch: Merge constant vector permuatation implementations. - - - -1- 2023-12-28 Li Wei Unresolved
[committed] i386: Cleanup ix86_expand_{unary|binary}_operator issues [committed] i386: Cleanup ix86_expand_{unary|binary}_operator issues - - - -1- 2023-12-28 Uros Bizjak Unresolved
[v1] LoongArch: Merge constant vector permuatation implementations. [v1] LoongArch: Merge constant vector permuatation implementations. - - - -1- 2023-12-28 Li Wei Unresolved
[Committed] RISC-V: Make dynamic LMUL cost model more accurate for conversion codes [Committed] RISC-V: Make dynamic LMUL cost model more accurate for conversion codes - - - -1- 2023-12-28 juzhe.zhong@rivai.ai Unresolved
[C] C: Fix type compatibility for structs with variable sized fields. [C] C: Fix type compatibility for structs with variable sized fields. - - - -1- 2023-12-27 Martin Uecker Unresolved
aarch64: add 'AARCH64_EXTRA_TUNE_FULLY_PIPELINED_FMA' aarch64: add 'AARCH64_EXTRA_TUNE_FULLY_PIPELINED_FMA' - - - -1- 2023-12-27 Di Zhao OS Unresolved
[2/2] LoongArch: When the code model is extreme, the symbol address is obtained through macro instr… When cmodel=extreme, add macro support and only - - - -1- 2023-12-27 chenglulu Unresolved
[1/2] LoongArch: Add the macro implementation of mcmodel=extreme. When cmodel=extreme, add macro support and only - - - -1- 2023-12-27 chenglulu Unresolved
[Committed] RISC-V: Make known NITERS loop be aware of dynamic lmul cost model liveness information [Committed] RISC-V: Make known NITERS loop be aware of dynamic lmul cost model liveness information - - - -1- 2023-12-27 juzhe.zhong@rivai.ai Unresolved
[V2] RISC-V: Disallow transformation into VLMAX AVL for cond_len_xxx when length is in range [0, 31] [V2] RISC-V: Disallow transformation into VLMAX AVL for cond_len_xxx when length is in range [0, 31] - - - -1- 2023-12-27 juzhe.zhong@rivai.ai Unresolved
RISC-V: Disallow transformation into VLMAX AVL for cond_len_xxx when length is in range [0, 31] RISC-V: Disallow transformation into VLMAX AVL for cond_len_xxx when length is in range [0, 31] - - - -1- 2023-12-27 juzhe.zhong@rivai.ai Unresolved
LoongArch: Fix infinite secondary reloading of FCCmode [PR113148] LoongArch: Fix infinite secondary reloading of FCCmode [PR113148] - - - -1- 2023-12-26 Xi Ruoyao Unresolved
[Committed] RISC-V: Fix typo [Committed] RISC-V: Fix typo - - - -1- 2023-12-26 juzhe.zhong@rivai.ai Unresolved
[Committed] RISC-V: Some minior tweak on dynamic LMUL cost model [Committed] RISC-V: Some minior tweak on dynamic LMUL cost model - - - -1- 2023-12-26 juzhe.zhong@rivai.ai Unresolved
[V3,3/3] RISC-V: Add C intrinsic for Scalar Bitmanip Extension RISC-V: Add intrinsics for Bitmanip and Scalar Crypto extensions - - - -1- 2023-12-26 Liao Shihua Unresolved
[V3,2/3] RISC-V: Add C intrinsic for Scalar Crypto Extension RISC-V: Add intrinsics for Bitmanip and Scalar Crypto extensions - - - -1- 2023-12-26 Liao Shihua Unresolved
[V3,1/3] RISC-V: Remove the Scalar Bitmanip and Crypto Built-In function testsuites RISC-V: Add intrinsics for Bitmanip and Scalar Crypto extensions - - - -1- 2023-12-26 Liao Shihua Unresolved
[v2] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with combine [v2] LoongArch: Replace -mexplicit-relocs=auto simple-used address peephole2 with combine - - - -1- 2023-12-25 Xi Ruoyao Unresolved
RISC-V: Move RVV V_REGS liveness computation into analyze_loop_vinfo RISC-V: Move RVV V_REGS liveness computation into analyze_loop_vinfo - - - -1- 2023-12-25 juzhe.zhong@rivai.ai Unresolved
RISC-V: Fix misaligned stack offset for interrupt function RISC-V: Fix misaligned stack offset for interrupt function - - - -1- 2023-12-25 Kito Cheng Unresolved
[v4,5/6] RISC-V: Handle differences between XTheadvector and Vector Untitled series #75303 - - - -1- 2023-12-25 joshua Unresolved
[Committed] RISC-V: Add one more ASM check in PR113112-1.c [Committed] RISC-V: Add one more ASM check in PR113112-1.c - - - -1- 2023-12-25 juzhe.zhong@rivai.ai Unresolved
[COMMITTED] match: Improve `(a != b) ? (a + b) : (2 * a)` pattern [PR19832] [COMMITTED] match: Improve `(a != b) ? (a + b) : (2 * a)` pattern [PR19832] - - - -1- 2023-12-25 Andrew Pinski (QUIC) Unresolved
[v1] LoongArch: Fixed bug in *bstrins_<mode>_for_ior_mask template. [v1] LoongArch: Fixed bug in *bstrins_<mode>_for_ior_mask template. - - - -1- 2023-12-25 Li Wei Unresolved
[testsuite] : Add more pragma novector to new tests [testsuite] : Add more pragma novector to new tests - - - -1- 2023-12-24 Tamar Christina Unresolved
[committed] hppa: Fix pr110279-1.c on hppa [committed] hppa: Fix pr110279-1.c on hppa - - - -1- 2023-12-24 John David Anglin Unresolved
[v2] LoongArch: Expand left rotate to right rotate with negated amount [v2] LoongArch: Expand left rotate to right rotate with negated amount - - - -1- 2023-12-24 Xi Ruoyao Unresolved
[ARC] Table-driven ashlsi implementation for better code/rtx_costs. [ARC] Table-driven ashlsi implementation for better code/rtx_costs. - - - -1- 2023-12-23 Roger Sayle Unresolved
[v2] libstdc++: Use _GLIBCXX_USE_BUILTIN_TRAIT [v2] libstdc++: Use _GLIBCXX_USE_BUILTIN_TRAIT - 1 - -1- 2023-12-23 Ken Matsui Unresolved
[v2,8/8] libstdc++: Optimize std::is_unbounded_array compilation performance Optimize more type traits - - - -1- 2023-12-23 Ken Matsui Unresolved
« 1 213 14 1581 82 »