Message ID | 20230315055813.94740-2-william.qiu@starfivetech.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:5915:0:0:0:0:0 with SMTP id v21csp2161118wrd; Tue, 14 Mar 2023 23:12:42 -0700 (PDT) X-Google-Smtp-Source: AK7set+vmXKN9Yd+v36ruRkoQlxscTEYdZfp+NeRVCLaJjdKNjNjMdUphxnsgyU+2ccvda9ChTmo X-Received: by 2002:aa7:9556:0:b0:624:1ab3:da10 with SMTP id w22-20020aa79556000000b006241ab3da10mr7835619pfq.22.1678860762146; Tue, 14 Mar 2023 23:12:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1678860762; cv=none; d=google.com; s=arc-20160816; b=V0NjMy0sgpPii4aDKJVRnL1iADqqOoCtdQffuQf4be6eUZjGWAPzDTCiohXhZ9Ao+B ItiAfv9O37fLroyQnpZT2BoEaHnW++5kmHqrcGVrGqvTdYX6PE0jkfq2q39izZDl8xOz LeyVa3By5NWBYdLTHfAVvpUqyNrhA+AdcHaAK2tao+OpYv6ST4mf3pHNBD1AGdBieVKb kaUX3KWLD+YO0IgcaaaVJ7eQjFlXILsSeU4YS10+U5lji6Mrmp5jgfYoNwaOD6ntyXQm YvUNlfmrIfnY4HS5MXmlO+rYPX6Qe6PWoAXmKzJ4ChBLkDjNX6M1r6pkLCsLRN0p1w26 jUUw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=TuyITrSaGh3AwZHOhdM6ZBbu9OYWH8+/S132yHDGCpk=; b=nOgJPi5lfiRYbQUHxx2LRenPNq+BTzLCdPTNM8XwfE6pDkB0muLu10XfXZya04mifX 7+T+ff18IPsm1gTT/SxhOwLvtTU8SwIB8/grYiAi5otJrP+Qagx9YiLH38LhklJmep9F 5CrkqP/nd7yvEuasfYJClPLixnGF3qfLBwyEmublKnJd8eG2wIQwVdEJogBrPPqV6q3G sljVYRLemAQKd4rJdC3KwZ9LmbSofA8UuY/euubwBz4i+yxAo2f1WIHHSV8XdJS80SHO 4+r2t3S1ebSL8GXfhnJ6lXvloWZOsK0F4LSzFQHVU1o1oZwpdDzppaXdA0y3XyKOQf9Q STjA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id o19-20020aa79793000000b005e7dc5d1b1bsi4252636pfp.82.2023.03.14.23.12.27; Tue, 14 Mar 2023 23:12:42 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229549AbjCOF62 convert rfc822-to-8bit (ORCPT <rfc822;realc9580@gmail.com> + 99 others); Wed, 15 Mar 2023 01:58:28 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57268 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229624AbjCOF60 (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Wed, 15 Mar 2023 01:58:26 -0400 Received: from fd01.gateway.ufhost.com (fd01.gateway.ufhost.com [61.152.239.71]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0AEF330296; Tue, 14 Mar 2023 22:58:17 -0700 (PDT) Received: from EXMBX166.cuchost.com (unknown [175.102.18.54]) (using TLSv1 with cipher DHE-RSA-AES256-SHA (256/256 bits)) (Client CN "EXMBX166", Issuer "EXMBX166" (not verified)) by fd01.gateway.ufhost.com (Postfix) with ESMTP id B3FE924E31D; Wed, 15 Mar 2023 13:58:15 +0800 (CST) Received: from EXMBX068.cuchost.com (172.16.6.68) by EXMBX166.cuchost.com (172.16.6.76) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Wed, 15 Mar 2023 13:58:15 +0800 Received: from williamqiu-virtual-machine.starfivetech.com (171.223.208.138) by EXMBX068.cuchost.com (172.16.6.68) with Microsoft SMTP Server (TLS) id 15.0.1497.42; Wed, 15 Mar 2023 13:58:14 +0800 From: William Qiu <william.qiu@starfivetech.com> To: <devicetree@vger.kernel.org>, <linux-riscv@lists.infradead.org>, <linux-kernel@vger.kernel.org> CC: Rob Herring <robh+dt@kernel.org>, Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>, Conor Dooley <conor@kernel.org>, "Emil Renner Berthing" <kernel@esmil.dk>, William Qiu <william.qiu@starfivetech.com> Subject: [RESEND v6 1/2] dt-bindings: soc: starfive: Add StarFive syscon doc Date: Wed, 15 Mar 2023 13:58:12 +0800 Message-ID: <20230315055813.94740-2-william.qiu@starfivetech.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20230315055813.94740-1-william.qiu@starfivetech.com> References: <20230315055813.94740-1-william.qiu@starfivetech.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [171.223.208.138] X-ClientProxiedBy: EXCAS066.cuchost.com (172.16.6.26) To EXMBX068.cuchost.com (172.16.6.68) X-YovoleRuleAgent: yovoleflag Content-Transfer-Encoding: 8BIT X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,RCVD_IN_MSPIKE_H2, SPF_HELO_PASS,SPF_PASS,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1760413102994696762?= X-GMAIL-MSGID: =?utf-8?q?1760413102994696762?= |
Series |
StarFive's SDIO/eMMC driver support
|
|
Commit Message
William Qiu
March 15, 2023, 5:58 a.m. UTC
Add documentation to describe StarFive System Controller Registers.
Signed-off-by: William Qiu <william.qiu@starfivetech.com>
---
.../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++
MAINTAINERS | 5 +++
2 files changed, 46 insertions(+)
create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml
--
2.34.1
Comments
On Wed, Mar 15, 2023 at 01:58:12PM +0800, William Qiu wrote: > Add documentation to describe StarFive System Controller Registers. > > Signed-off-by: William Qiu <william.qiu@starfivetech.com> I thought I'd already left an R-b tag against this, but w/e, here it is again: Reviewed-by: Conor Dooley <conor.dooley@microchip.com> I'll pick this one up once either Krzysztof or Rob have reviewed it. Cheers, Conor. > --- > .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ > MAINTAINERS | 5 +++ > 2 files changed, 46 insertions(+) > create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > > diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > new file mode 100644 > index 000000000000..ae7f1d6916af > --- /dev/null > +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > @@ -0,0 +1,41 @@ > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: StarFive JH7110 SoC system controller > + > +maintainers: > + - William Qiu <william.qiu@starfivetech.com> > + > +description: | > + The StarFive JH7110 SoC system controller provides register information such > + as offset, mask and shift to configure related modules such as MMC and PCIe. > + > +properties: > + compatible: > + items: > + - enum: > + - starfive,jh7110-aon-syscon > + - starfive,jh7110-stg-syscon > + - starfive,jh7110-sys-syscon > + - const: syscon > + > + reg: > + maxItems: 1 > + > +required: > + - compatible > + - reg > + > +additionalProperties: false > + > +examples: > + - | > + syscon@10240000 { > + compatible = "starfive,jh7110-stg-syscon", "syscon"; > + reg = <0x10240000 0x1000>; > + }; > + > +... > diff --git a/MAINTAINERS b/MAINTAINERS > index 958b7ec118b4..fdad60cc9f2e 100644 > --- a/MAINTAINERS > +++ b/MAINTAINERS > @@ -19964,6 +19964,11 @@ S: Supported > F: Documentation/devicetree/bindings/rng/starfive* > F: drivers/char/hw_random/jh7110-trng.c > > +STARFIVE JH7110 SYSCON > +M: William Qiu <william.qiu@starfivetech.com> > +S: Supported > +F: Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > + > STATIC BRANCH/CALL > M: Peter Zijlstra <peterz@infradead.org> > M: Josh Poimboeuf <jpoimboe@kernel.org> > -- > 2.34.1 >
On 15/03/2023 06:58, William Qiu wrote: > Add documentation to describe StarFive System Controller Registers. > > Signed-off-by: William Qiu <william.qiu@starfivetech.com> > --- > .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ > MAINTAINERS | 5 +++ > 2 files changed, 46 insertions(+) > create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > > diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > new file mode 100644 > index 000000000000..ae7f1d6916af > --- /dev/null > +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > @@ -0,0 +1,41 @@ > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: StarFive JH7110 SoC system controller > + > +maintainers: > + - William Qiu <william.qiu@starfivetech.com> > + > +description: | > + The StarFive JH7110 SoC system controller provides register information such > + as offset, mask and shift to configure related modules such as MMC and PCIe. > + > +properties: > + compatible: > + items: > + - enum: > + - starfive,jh7110-aon-syscon > + - starfive,jh7110-stg-syscon > + - starfive,jh7110-sys-syscon > + - const: syscon Does not look like you tested the bindings. Please run `make dt_binding_check` (see Documentation/devicetree/bindings/writing-schema.rst for instructions). ... or your PLL clock controller was not tested. Best regards, Krzysztof
On 15/03/2023 06:58, William Qiu wrote: > Add documentation to describe StarFive System Controller Registers. > > Signed-off-by: William Qiu <william.qiu@starfivetech.com> > --- > .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ > MAINTAINERS | 5 +++ > 2 files changed, 46 insertions(+) > create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > > diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > new file mode 100644 > index 000000000000..ae7f1d6916af > --- /dev/null > +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml > @@ -0,0 +1,41 @@ > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: StarFive JH7110 SoC system controller OK, I found the patch changing this. So basically you add knowingly incomplete bindings and a second later you fix them. Add complete bindings. Best regards, Krzysztof
On 2023/3/19 20:27, Krzysztof Kozlowski wrote: > On 15/03/2023 06:58, William Qiu wrote: >> Add documentation to describe StarFive System Controller Registers. >> >> Signed-off-by: William Qiu <william.qiu@starfivetech.com> >> --- >> .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ >> MAINTAINERS | 5 +++ >> 2 files changed, 46 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> >> diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> new file mode 100644 >> index 000000000000..ae7f1d6916af >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> @@ -0,0 +1,41 @@ >> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) >> +%YAML 1.2 >> +--- >> +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# >> +$schema: http://devicetree.org/meta-schemas/core.yaml# >> + >> +title: StarFive JH7110 SoC system controller >> + >> +maintainers: >> + - William Qiu <william.qiu@starfivetech.com> >> + >> +description: | >> + The StarFive JH7110 SoC system controller provides register information such >> + as offset, mask and shift to configure related modules such as MMC and PCIe. >> + >> +properties: >> + compatible: >> + items: >> + - enum: >> + - starfive,jh7110-aon-syscon >> + - starfive,jh7110-stg-syscon >> + - starfive,jh7110-sys-syscon >> + - const: syscon > > Does not look like you tested the bindings. Please run `make > dt_binding_check` (see > Documentation/devicetree/bindings/writing-schema.rst for instructions). > > ... or your PLL clock controller was not tested. > > Best regards, > Krzysztof > Hi Krzysztof, I've already done`make dt_binding_check`, and get no error. So maybe PLL clock controller was not tested which I didn't add in this patch series. And PLL clock controller belongs to Xingyu Wu, I would tell him. Best regards William
On 2023/3/19 20:29, Krzysztof Kozlowski wrote: > On 15/03/2023 06:58, William Qiu wrote: >> Add documentation to describe StarFive System Controller Registers. >> >> Signed-off-by: William Qiu <william.qiu@starfivetech.com> >> --- >> .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ >> MAINTAINERS | 5 +++ >> 2 files changed, 46 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> >> diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> new file mode 100644 >> index 000000000000..ae7f1d6916af >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >> @@ -0,0 +1,41 @@ >> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) >> +%YAML 1.2 >> +--- >> +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# >> +$schema: http://devicetree.org/meta-schemas/core.yaml# >> + >> +title: StarFive JH7110 SoC system controller > > OK, I found the patch changing this. So basically you add knowingly > incomplete bindings and a second later you fix them. > > Add complete bindings. > > Best regards, > Krzysztof > Originally, I only wanted to add a base module, and the binding of other modules was added as incremental updates by other related colleagues. So now I need to add the complete binding, right? Best regards, William
On 20/03/2023 06:54, William Qiu wrote: > > > On 2023/3/19 20:27, Krzysztof Kozlowski wrote: >> On 15/03/2023 06:58, William Qiu wrote: >>> Add documentation to describe StarFive System Controller Registers. >>> >>> Signed-off-by: William Qiu <william.qiu@starfivetech.com> >>> --- >>> .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ >>> MAINTAINERS | 5 +++ >>> 2 files changed, 46 insertions(+) >>> create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>> >>> diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>> new file mode 100644 >>> index 000000000000..ae7f1d6916af >>> --- /dev/null >>> +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>> @@ -0,0 +1,41 @@ >>> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) >>> +%YAML 1.2 >>> +--- >>> +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# >>> +$schema: http://devicetree.org/meta-schemas/core.yaml# >>> + >>> +title: StarFive JH7110 SoC system controller >>> + >>> +maintainers: >>> + - William Qiu <william.qiu@starfivetech.com> >>> + >>> +description: | >>> + The StarFive JH7110 SoC system controller provides register information such >>> + as offset, mask and shift to configure related modules such as MMC and PCIe. >>> + >>> +properties: >>> + compatible: >>> + items: >>> + - enum: >>> + - starfive,jh7110-aon-syscon >>> + - starfive,jh7110-stg-syscon >>> + - starfive,jh7110-sys-syscon >>> + - const: syscon >> >> Does not look like you tested the bindings. Please run `make >> dt_binding_check` (see >> Documentation/devicetree/bindings/writing-schema.rst for instructions). >> >> ... or your PLL clock controller was not tested. >> >> Best regards, >> Krzysztof >> > Hi Krzysztof, > > I've already done`make dt_binding_check`, and get no error. So maybe PLL clock controller > was not tested which I didn't add in this patch series. And PLL clock controller belongs > to Xingyu Wu, I would tell him. What's confusing you do not allow here clock controller. Best regards, Krzysztof
On 20/03/2023 07:00, William Qiu wrote: >> > Originally, I only wanted to add a base module, and the binding of other modules > was added as incremental updates by other related colleagues. So now I need to > add the complete binding, right? Binding should be complete. Best regards, Krzysztof
On 2023/3/20 14:38, Krzysztof Kozlowski wrote: > On 20/03/2023 07:00, William Qiu wrote: >>> >> Originally, I only wanted to add a base module, and the binding of other modules >> was added as incremental updates by other related colleagues. So now I need to >> add the complete binding, right? > > Binding should be complete. > > Best regards, > Krzysztof > I'll add it then. Best regards William
On 2023/3/20 14:38, Krzysztof Kozlowski wrote: > On 20/03/2023 06:54, William Qiu wrote: >> >> >> On 2023/3/19 20:27, Krzysztof Kozlowski wrote: >>> On 15/03/2023 06:58, William Qiu wrote: >>>> Add documentation to describe StarFive System Controller Registers. >>>> >>>> Signed-off-by: William Qiu <william.qiu@starfivetech.com> >>>> --- >>>> .../soc/starfive/starfive,jh7110-syscon.yaml | 41 +++++++++++++++++++ >>>> MAINTAINERS | 5 +++ >>>> 2 files changed, 46 insertions(+) >>>> create mode 100644 Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>>> >>>> diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>>> new file mode 100644 >>>> index 000000000000..ae7f1d6916af >>>> --- /dev/null >>>> +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml >>>> @@ -0,0 +1,41 @@ >>>> +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) >>>> +%YAML 1.2 >>>> +--- >>>> +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# >>>> +$schema: http://devicetree.org/meta-schemas/core.yaml# >>>> + >>>> +title: StarFive JH7110 SoC system controller >>>> + >>>> +maintainers: >>>> + - William Qiu <william.qiu@starfivetech.com> >>>> + >>>> +description: | >>>> + The StarFive JH7110 SoC system controller provides register information such >>>> + as offset, mask and shift to configure related modules such as MMC and PCIe. >>>> + >>>> +properties: >>>> + compatible: >>>> + items: >>>> + - enum: >>>> + - starfive,jh7110-aon-syscon >>>> + - starfive,jh7110-stg-syscon >>>> + - starfive,jh7110-sys-syscon >>>> + - const: syscon >>> >>> Does not look like you tested the bindings. Please run `make >>> dt_binding_check` (see >>> Documentation/devicetree/bindings/writing-schema.rst for instructions). >>> >>> ... or your PLL clock controller was not tested. >>> >>> Best regards, >>> Krzysztof >>> >> Hi Krzysztof, >> >> I've already done`make dt_binding_check`, and get no error. So maybe PLL clock controller >> was not tested which I didn't add in this patch series. And PLL clock controller belongs >> to Xingyu Wu, I would tell him. > > What's confusing you do not allow here clock controller. > > Best regards, > Krzysztof > I'll add it then. Best regards William
On Mon, Mar 20, 2023 at 03:32:14PM +0800, William Qiu wrote: > >>> Does not look like you tested the bindings. Please run `make > >>> dt_binding_check` (see > >>> Documentation/devicetree/bindings/writing-schema.rst for instructions). > >>> > >>> ... or your PLL clock controller was not tested. > >>> > >>> Best regards, > >>> Krzysztof > >>> > >> Hi Krzysztof, > >> > >> I've already done`make dt_binding_check`, and get no error. So maybe PLL clock controller > >> was not tested which I didn't add in this patch series. And PLL clock controller belongs > >> to Xingyu Wu, I would tell him. > > > > What's confusing you do not allow here clock controller. > I'll add it then. What's the plan here William? Can you sort something out with Xingyu Wu so that the dt-binding is added in a complete manner? In the meantime, gonna drop this series as "Changes Requested" from patchwork. Cheers, Conor.
On 2023/4/6 0:38, Conor Dooley wrote: > On Mon, Mar 20, 2023 at 03:32:14PM +0800, William Qiu wrote: > >> >>> Does not look like you tested the bindings. Please run `make >> >>> dt_binding_check` (see >> >>> Documentation/devicetree/bindings/writing-schema.rst for instructions). >> >>> >> >>> ... or your PLL clock controller was not tested. >> >>> >> >>> Best regards, >> >>> Krzysztof >> >>> >> >> Hi Krzysztof, >> >> >> >> I've already done`make dt_binding_check`, and get no error. So maybe PLL clock controller >> >> was not tested which I didn't add in this patch series. And PLL clock controller belongs >> >> to Xingyu Wu, I would tell him. >> > >> > What's confusing you do not allow here clock controller. > >> I'll add it then. > > What's the plan here William? > Can you sort something out with Xingyu Wu so that the dt-binding is > added in a complete manner? > In the meantime, gonna drop this series as "Changes Requested" from > patchwork. > > Cheers, > Conor. Hi Conor, After discussing with Xingyu, I will sort all of it and send a complete dt-binding today. Best regards, William
diff --git a/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml new file mode 100644 index 000000000000..ae7f1d6916af --- /dev/null +++ b/Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml @@ -0,0 +1,41 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/soc/starfive/starfive,jh7110-syscon.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: StarFive JH7110 SoC system controller + +maintainers: + - William Qiu <william.qiu@starfivetech.com> + +description: | + The StarFive JH7110 SoC system controller provides register information such + as offset, mask and shift to configure related modules such as MMC and PCIe. + +properties: + compatible: + items: + - enum: + - starfive,jh7110-aon-syscon + - starfive,jh7110-stg-syscon + - starfive,jh7110-sys-syscon + - const: syscon + + reg: + maxItems: 1 + +required: + - compatible + - reg + +additionalProperties: false + +examples: + - | + syscon@10240000 { + compatible = "starfive,jh7110-stg-syscon", "syscon"; + reg = <0x10240000 0x1000>; + }; + +... diff --git a/MAINTAINERS b/MAINTAINERS index 958b7ec118b4..fdad60cc9f2e 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -19964,6 +19964,11 @@ S: Supported F: Documentation/devicetree/bindings/rng/starfive* F: drivers/char/hw_random/jh7110-trng.c +STARFIVE JH7110 SYSCON +M: William Qiu <william.qiu@starfivetech.com> +S: Supported +F: Documentation/devicetree/bindings/soc/starfive/starfive,jh7110-syscon.yaml + STATIC BRANCH/CALL M: Peter Zijlstra <peterz@infradead.org> M: Josh Poimboeuf <jpoimboe@kernel.org>