Message ID | 20230106010155.26868-2-andre.przywara@arm.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel-owner@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a5d:4e01:0:0:0:0:0 with SMTP id p1csp573790wrt; Thu, 5 Jan 2023 17:06:23 -0800 (PST) X-Google-Smtp-Source: AMrXdXs9/Ium1wAL2IlvSVNIdidshAfXrJHvn6IvSYNTzY2u1SE+F0YdEOSE9H1vDRIaAeidjr8x X-Received: by 2002:a17:906:c250:b0:79e:4880:dd85 with SMTP id bl16-20020a170906c25000b0079e4880dd85mr40190190ejb.47.1672967183271; Thu, 05 Jan 2023 17:06:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1672967183; cv=none; d=google.com; s=arc-20160816; b=RQCidQ5Ko8sY6z1GrKOdOuC66Bko4by0czhyTttLQzz9JtL3fEgjIPikCos3YujQG9 aV2gADgjyCwz5dnKBwSO+4BaCG4YZA/5htH4gObNuVtLRNZKl3Zprp+SwJjKUn7k53Uc IXQ15/UlkRlTNTBIQjs5fkbhDFn2/FKGSShELhLflmzKzalQewCUlY+vvujZJdU3ZB20 KAiUU2ZjlZ9h6p4wONu6vK3O0NsGjYEgHXxYjYjC8osAWfWJIVns7sFyivGaewlcFYLo sdi+YvN2n9FDduguDnYzMdmvFpkuuj+1Be/CiYitC3N+vatOVz2iImvTiJDvP5RCfA7H zmlA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=4p1dzBQFEJKJ+kRFL9bt0Gy4ZF4tEdDSJ/CzuL3Vb5k=; b=pO5GbwyKMdxdL24P+4vaHeKgF95EE+Gq49wBJiIkqGMWr1Si7eGOpGkEFogZqmKNEa xVUXb+4vtnZt1T1ugiLMU9HvD6rtT2LnjO6bTQh12uU44evYeIFvJ1yqdXEX/d+3Nank M4VuYgH0Lx5OVDpllUocTOl20+vEx5VP4Dvx1RSo16+Ho3CeDOTU1N9/D3/5c35VAve/ KKB594SfEeGSsonUx8GlwFS35AbA4cQuaWKCDq8Numbp1ErFdcwnsqGcyQlEO0w5jTOf r3YGLSi5XnJoJyW0ry1EpB5y5c6zIfUNFCzHPuAcNgC2bGsfinsU0KOIb4nvqyYGiGoC flQg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hd39-20020a17090796a700b00779e6c93108si38725324ejc.598.2023.01.05.17.05.59; Thu, 05 Jan 2023 17:06:23 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236454AbjAFBD7 (ORCPT <rfc822;tmhikaru@gmail.com> + 99 others); Thu, 5 Jan 2023 20:03:59 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58100 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236444AbjAFBDw (ORCPT <rfc822;linux-kernel@vger.kernel.org>); Thu, 5 Jan 2023 20:03:52 -0500 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id C86EB5F4A7; Thu, 5 Jan 2023 17:03:51 -0800 (PST) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 55B0612FC; Thu, 5 Jan 2023 17:04:33 -0800 (PST) Received: from slackpad.fritz.box (unknown [172.31.20.19]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 000253F23F; Thu, 5 Jan 2023 17:03:48 -0800 (PST) From: Andre Przywara <andre.przywara@arm.com> To: Samuel Holland <samuel@sholland.org>, Jernej Skrabec <jernej.skrabec@gmail.com>, Chen-Yu Tsai <wens@csie.org>, Rob Herring <robh+dt@kernel.org>, Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org> Cc: Icenowy Zheng <uwu@icenowy.me>, =?utf-8?b?QW5kcsOhcyBTemVtesO2?= <szemzo.andras@gmail.com>, Fabien Poussin <fabien.poussin@gmail.com>, Paul Walmsley <paul.walmsley@sifive.com>, Palmer Dabbelt <palmer@dabbelt.com>, Albert Ou <aou@eecs.berkeley.edu>, linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-sunxi@lists.linux.dev, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Frank Rowand <frowand.list@gmail.com> Subject: [PATCH 1/4] dts: add riscv include prefix link Date: Fri, 6 Jan 2023 01:01:52 +0000 Message-Id: <20230106010155.26868-2-andre.przywara@arm.com> X-Mailer: git-send-email 2.35.5 In-Reply-To: <20230106010155.26868-1-andre.przywara@arm.com> References: <20230106010155.26868-1-andre.przywara@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: <linux-kernel.vger.kernel.org> X-Mailing-List: linux-kernel@vger.kernel.org X-getmail-retrieved-from-mailbox: =?utf-8?q?INBOX?= X-GMAIL-THRID: =?utf-8?q?1754233236820098638?= X-GMAIL-MSGID: =?utf-8?q?1754233236820098638?= |
Series | ARM: dts: sunxi: Add MangoPi MQ-R board support | |
Commit Message
Andre Przywara
Jan. 6, 2023, 1:01 a.m. UTC
The Allwinner D1/D1s SoCs (with a RISC-V core) use an (almost?) identical
die as their R528/T113-s siblings with ARM Cortex-A7 cores.
To allow sharing the basic SoC .dtsi files across those two
architectures as well, introduce a symlink to the RISC-V DT directory.
Signed-off-by: Andre Przywara <andre.przywara@arm.com>
---
scripts/dtc/include-prefixes/riscv | 1 +
1 file changed, 1 insertion(+)
create mode 120000 scripts/dtc/include-prefixes/riscv
Comments
On Fri, Jan 06, 2023 at 01:01:52AM +0000, Andre Przywara wrote: > The Allwinner D1/D1s SoCs (with a RISC-V core) use an (almost?) identical > die as their R528/T113-s siblings with ARM Cortex-A7 cores. > > To allow sharing the basic SoC .dtsi files across those two > architectures as well, introduce a symlink to the RISC-V DT directory. Reviewed-by: Conor Dooley <conor.dooley@microchip.com> Thanks, Conor. > > Signed-off-by: Andre Przywara <andre.przywara@arm.com> > --- > scripts/dtc/include-prefixes/riscv | 1 + > 1 file changed, 1 insertion(+) > create mode 120000 scripts/dtc/include-prefixes/riscv > > diff --git a/scripts/dtc/include-prefixes/riscv b/scripts/dtc/include-prefixes/riscv > new file mode 120000 > index 0000000000000..2025094189380 > --- /dev/null > +++ b/scripts/dtc/include-prefixes/riscv > @@ -0,0 +1 @@ > +../../../arch/riscv/boot/dts > \ No newline at end of file > -- > 2.35.5 > >
On Thu, 05 Jan 2023 17:01:52 PST (-0800), andre.przywara@arm.com wrote: > The Allwinner D1/D1s SoCs (with a RISC-V core) use an (almost?) identical > die as their R528/T113-s siblings with ARM Cortex-A7 cores. > > To allow sharing the basic SoC .dtsi files across those two > architectures as well, introduce a symlink to the RISC-V DT directory. > > Signed-off-by: Andre Przywara <andre.przywara@arm.com> > --- > scripts/dtc/include-prefixes/riscv | 1 + > 1 file changed, 1 insertion(+) > create mode 120000 scripts/dtc/include-prefixes/riscv > > diff --git a/scripts/dtc/include-prefixes/riscv b/scripts/dtc/include-prefixes/riscv > new file mode 120000 > index 0000000000000..2025094189380 > --- /dev/null > +++ b/scripts/dtc/include-prefixes/riscv > @@ -0,0 +1 @@ > +../../../arch/riscv/boot/dts > \ No newline at end of file Acked-by: Palmer Dabbelt <palmer@rivosinc.com>
diff --git a/scripts/dtc/include-prefixes/riscv b/scripts/dtc/include-prefixes/riscv new file mode 120000 index 0000000000000..2025094189380 --- /dev/null +++ b/scripts/dtc/include-prefixes/riscv @@ -0,0 +1 @@ +../../../arch/riscv/boot/dts \ No newline at end of file