Message ID | 20240301132936.621238-4-avromanov@salutedevices.com |
---|---|
State | New |
Headers |
Return-Path: <linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org> Delivered-To: ouuuleilei@gmail.com Received: by 2002:a05:7301:2097:b0:108:e6aa:91d0 with SMTP id gs23csp1077692dyb; Fri, 1 Mar 2024 05:31:51 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCULubHvJVgXBg1V5sRbvT2nueE9zkxE0E11alk0As9FUK/Bu1MjypeTjtyACQFnc/ntCSWAW9wKsb8lATSNF2I5/bgAhg== X-Google-Smtp-Source: AGHT+IFh+NSa3dP05g8XCWVA/d0NMC9d2QGCgy/0XaPw+C4CPIaPDiOqAc8C9wn8SBSRXf0+2Xcl X-Received: by 2002:a17:90b:1883:b0:29a:acbc:c4cf with SMTP id mn3-20020a17090b188300b0029aacbcc4cfmr1722993pjb.31.1709299911797; Fri, 01 Mar 2024 05:31:51 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709299911; cv=pass; d=google.com; s=arc-20160816; b=HJmWs3+DlwC5v5p++dbGlZiHXfhO/KjcqSjVG6Q+mT1Y67qxOrdOKSA/WFjlZdkCro ihcHD5b3e+wK+M+QSa4iRwu6pfo0cjYarNAuPT86ByxrKr8Dj+fbOxDpdsYEPIFDcKjq uufAZPFkB1Ipn7CgZ7Pz7RZ4rpIx4Dv+L+W293wttPyJJ4Nk3KYGQylZg5Z5HdbqRhJT V9hI30zLa/ICfPpzBJXMKWblLREeJtf5OPi5HZNCM3WR7Q67kKk8xDo0MTcnNvL2OFKc uCNb5PPuD4CEYw9M8ZuioF9okSDF8yRGjq8Iqn7R0ebeelvSz6syk9kbVQXVw0ShpMeW rilA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature:dkim-filter; bh=av4IOd2YUJAYKO3Jponq5Bllw9nK4sneiyc0GQaRres=; fh=7+QqR+U+m0B5ryyywou1kgMZVOfT/GgVHz0ZH2Lvlxg=; b=KJqu4+fDAG5kd9cqJUJRIg2YOkpihH3O24za+Uqtb/t+D1RpVtDVlFHICptbGPOsae 8PfTktw6mlF9IuEQCqHZ3ke4IBg04jvgV3W5iV7S5SPhqM6Fdt62vHbJMv90Jtv/QnWd GlUCRv2QxAOitVemXAoir6I7UDLOrj1E+8saRi46Yx2OAiLB8ekf6d15VGblhtic2p5f ogNb0XX8HbMwVKgjpsAZzZJ1mK8SF+wwjUm0EI/u9QJ8momKckz/VvLtdVcUD8WcreWr cKWpxLtZgP1i568lkI3tl9PypW1CPFsXiZXY2CrqZNvEZbi0uT7Cnt3zhdsjA4cJNww0 L4Vg==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@salutedevices.com header.s=mail header.b=dVecjbKn; arc=pass (i=1 spf=pass spfdomain=salutedevices.com dkim=pass dkdomain=salutedevices.com dmarc=pass fromdomain=salutedevices.com); spf=pass (google.com: domain of linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=salutedevices.com Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id p7-20020a17090ab90700b00298a01535acsi2787465pjr.105.2024.03.01.05.31.51 for <ouuuleilei@gmail.com> (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 01 Mar 2024 05:31:51 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; dkim=pass header.i=@salutedevices.com header.s=mail header.b=dVecjbKn; arc=pass (i=1 spf=pass spfdomain=salutedevices.com dkim=pass dkdomain=salutedevices.com dmarc=pass fromdomain=salutedevices.com); spf=pass (google.com: domain of linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-88470-ouuuleilei=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=salutedevices.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 98E352896A1 for <ouuuleilei@gmail.com>; Fri, 1 Mar 2024 13:31:51 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 6254A70CCD; Fri, 1 Mar 2024 13:30:16 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=salutedevices.com header.i=@salutedevices.com header.b="dVecjbKn" Received: from mx1.sberdevices.ru (mx1.sberdevices.ru [37.18.73.165]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 785656D1D8; Fri, 1 Mar 2024 13:30:11 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=37.18.73.165 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709299813; cv=none; b=j5KH8UcGLZP6CM8ULBHVuEWR2DfOUlH6oQ2KXtvofPpGNF5RiY4P7Bbl3L2Ec3KwoGcMDcjiJbHo1G2HRYTGy+FveNiix9JQ4ilK3V2Va+G0bJjWYldevJgA6tMyxejbgGFFE6LteMda/1NYY0IqcCIaEkFfjtlgEeAxoyQuLkA= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709299813; c=relaxed/simple; bh=oLt2CrfXHGFhPY13rPuRntRoEazDjs+djTBWDS823IE=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=HZRjhiSlUMZcPWtLu0dQnvdR73ZxXnTyYJVbphg/pJK4Y7qn7o87dO+T6FDjwpB5cMvOsnzXDqpqjb2RNX4Ti5tuoD6IJr7hApDVGQEszflTwfAJE4Joy8K1zprPwpYcBqRc7zfSlgAUyY36sBYZs4H90w2FPRf4eUINqKzvqtM= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=salutedevices.com; spf=pass smtp.mailfrom=salutedevices.com; dkim=pass (2048-bit key) header.d=salutedevices.com header.i=@salutedevices.com header.b=dVecjbKn; arc=none smtp.client-ip=37.18.73.165 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=salutedevices.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=salutedevices.com Received: from p-infra-ksmg-sc-msk01 (localhost [127.0.0.1]) by mx1.sberdevices.ru (Postfix) with ESMTP id 9609F1000E0; Fri, 1 Mar 2024 16:30:04 +0300 (MSK) DKIM-Filter: OpenDKIM Filter v2.11.0 mx1.sberdevices.ru 9609F1000E0 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=salutedevices.com; s=mail; t=1709299804; bh=av4IOd2YUJAYKO3Jponq5Bllw9nK4sneiyc0GQaRres=; h=From:To:Subject:Date:Message-ID:MIME-Version:Content-Type:From; b=dVecjbKnXBnrJ+DXoKNe9Er+vDRWRrwvTnK/G+KrECap2rbCHhY0asdIvvkd48H76 2HFwOCWcVf10fljfd1hRJpdYbYBzlDrfFspF04dH5/sb45Z0me+qBG3YQu3DoSbY+K SJUfEHkns6xE6OLsYlbhKjJJne5hZX9FwP7YdNU9mksCWHQsuNosBaldjnuyhL/04e NGRNtSIruaGHtMWsDfEfHRBmL/L2zULT9htzT+2onwsLmspmEm8XlTl3pt401izgKR bl2/wvlklraNnCG423hKZyNoLH9PYKfVGP0GkdzG4VUEKxoZZCJCiBz5KHMq/XqXJ7 /ONrq0sFcsqJg== Received: from smtp.sberdevices.ru (p-i-exch-sc-m01.sberdevices.ru [172.16.192.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mx1.sberdevices.ru (Postfix) with ESMTPS; Fri, 1 Mar 2024 16:30:04 +0300 (MSK) Received: from user-A520M-DS3H.sigma.sbrf.ru (100.64.160.123) by p-i-exch-sc-m01.sberdevices.ru (172.16.192.107) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Fri, 1 Mar 2024 16:30:03 +0300 From: Alexey Romanov <avromanov@salutedevices.com> To: <neil.armstrong@linaro.org>, <clabbe@baylibre.com>, <herbert@gondor.apana.org.au>, <davem@davemloft.net>, <robh+dt@kernel.org>, <krzysztof.kozlowski+dt@linaro.org>, <conor+dt@kernel.org>, <khilman@baylibre.com>, <jbrunet@baylibre.com>, <martin.blumenstingl@googlemail.com>, <vadim.fedorenko@linux.dev> CC: <linux-crypto@vger.kernel.org>, <linux-amlogic@lists.infradead.org>, <linux-kernel@vger.kernel.org>, <devicetree@vger.kernel.org>, <linux-arm-kernel@lists.infradead.org>, <kernel@salutedevices.com>, Alexey Romanov <avromanov@salutedevices.com> Subject: [PATCH v5 03/21] drivers: crypto: meson: make CLK controller optional Date: Fri, 1 Mar 2024 16:29:18 +0300 Message-ID: <20240301132936.621238-4-avromanov@salutedevices.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240301132936.621238-1-avromanov@salutedevices.com> References: <20240301132936.621238-1-avromanov@salutedevices.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: <linux-kernel.vger.kernel.org> List-Subscribe: <mailto:linux-kernel+subscribe@vger.kernel.org> List-Unsubscribe: <mailto:linux-kernel+unsubscribe@vger.kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: p-i-exch-sc-m01.sberdevices.ru (172.16.192.107) To p-i-exch-sc-m01.sberdevices.ru (172.16.192.107) X-KSMG-Rule-ID: 10 X-KSMG-Message-Action: clean X-KSMG-AntiSpam-Lua-Profiles: 183875 [Feb 29 2024] X-KSMG-AntiSpam-Version: 6.1.0.3 X-KSMG-AntiSpam-Envelope-From: avromanov@salutedevices.com X-KSMG-AntiSpam-Rate: 0 X-KSMG-AntiSpam-Status: not_detected X-KSMG-AntiSpam-Method: none X-KSMG-AntiSpam-Auth: dkim=none X-KSMG-AntiSpam-Info: LuaCore: 7 0.3.7 6d6bf5bd8eea7373134f756a2fd73e9456bb7d1a, {Tracking_from_domain_doesnt_match_to}, FromAlignment: s, ApMailHostAddress: 100.64.160.123 X-MS-Exchange-Organization-SCL: -1 X-KSMG-AntiSpam-Interceptor-Info: scan successful X-KSMG-AntiPhishing: Clean X-KSMG-LinksScanning: Clean X-KSMG-AntiVirus: Kaspersky Secure Mail Gateway, version 2.0.1.6960, bases: 2024/02/29 19:21:00 #23899999 X-KSMG-AntiVirus-Status: Clean, skipped X-getmail-retrieved-from-mailbox: INBOX X-GMAIL-THRID: 1792330864686860098 X-GMAIL-MSGID: 1792330864686860098 |
Series |
Support more Amlogic SoC families in crypto driver
|
|
Commit Message
Alexey Romanov
March 1, 2024, 1:29 p.m. UTC
Amlogic crypto IP doesn't take a clock input on some
SoCs: AXG / A1 / S4 / G12. So make it optional.
Signed-off-by: Alexey Romanov <avromanov@salutedevices.com>
---
drivers/crypto/amlogic/amlogic-gxl-core.c | 14 +++-----------
1 file changed, 3 insertions(+), 11 deletions(-)
Comments
On Fri 01 Mar 2024 at 16:29, Alexey Romanov <avromanov@salutedevices.com> wrote: > Amlogic crypto IP doesn't take a clock input on some > SoCs: AXG / A1 / S4 / G12. So make it optional. > I commented this patch on v2 and the comment keep on being un-addressed. The SoC either: * has a clock that is required for the IP to work * Or does not It is not something you are free to provide or not. For the record, I find very hard believe that some SoC would have clock, and other would not, for the same HW. Isn't it more likely that the clock just happens to be left enabled by the bootloader on some SoC and it conviently allows to ignore it ? > Signed-off-by: Alexey Romanov <avromanov@salutedevices.com> > --- > drivers/crypto/amlogic/amlogic-gxl-core.c | 14 +++----------- > 1 file changed, 3 insertions(+), 11 deletions(-) > > diff --git a/drivers/crypto/amlogic/amlogic-gxl-core.c b/drivers/crypto/amlogic/amlogic-gxl-core.c > index e9e733ed98e0..a3a69a59f476 100644 > --- a/drivers/crypto/amlogic/amlogic-gxl-core.c > +++ b/drivers/crypto/amlogic/amlogic-gxl-core.c > @@ -269,16 +269,11 @@ static int meson_crypto_probe(struct platform_device *pdev) > dev_err(&pdev->dev, "Cannot request MMIO err=%d\n", err); > return err; > } > - mc->busclk = devm_clk_get(&pdev->dev, "blkmv"); > + > + mc->busclk = devm_clk_get_optional_enabled(&pdev->dev, "blkmv"); > if (IS_ERR(mc->busclk)) { > err = PTR_ERR(mc->busclk); > - dev_err(&pdev->dev, "Cannot get core clock err=%d\n", err); > - return err; > - } > - > - err = clk_prepare_enable(mc->busclk); > - if (err != 0) { > - dev_err(&pdev->dev, "Cannot prepare_enable busclk\n"); > + dev_err(&pdev->dev, "Cannot get and enable core clock err=%d\n", err); > return err; > } > > @@ -306,7 +301,6 @@ static int meson_crypto_probe(struct platform_device *pdev) > meson_unregister_algs(mc); > error_flow: > meson_free_chanlist(mc, mc->flow_cnt - 1); > - clk_disable_unprepare(mc->busclk); > return err; > } > > @@ -321,8 +315,6 @@ static void meson_crypto_remove(struct platform_device *pdev) > meson_unregister_algs(mc); > > meson_free_chanlist(mc, mc->flow_cnt - 1); > - > - clk_disable_unprepare(mc->busclk); > } > > static const struct meson_pdata meson_gxl_pdata = {
Hello Jerome, On Fri, Mar 01, 2024 at 04:21:20PM +0100, Jerome Brunet wrote: > > On Fri 01 Mar 2024 at 16:29, Alexey Romanov <avromanov@salutedevices.com> wrote: > > > Amlogic crypto IP doesn't take a clock input on some > > SoCs: AXG / A1 / S4 / G12. So make it optional. > > > > I commented this patch on v2 and the comment keep on being un-addressed. > > The SoC either: > * has a clock that is required for the IP to work > * Or does not > > It is not something you are free to provide or not. > > For the record, I find very hard believe that some SoC would have clock, > and other would not, for the same HW. > > Isn't it more likely that the clock just happens to be left enabled by > the bootloader on some SoC and it conviently allows to ignore it ? S905X and newer SoC's uses DMA engine for crypto HW and they don't required clock input to work. Clock input is needed for blkmv engine. Therefore, I'm not sure that it is needed for GXL too (and the second interrupt line). I tested it on vim1 board witouht them and everything works correctly. > > > Signed-off-by: Alexey Romanov <avromanov@salutedevices.com> > > --- > > drivers/crypto/amlogic/amlogic-gxl-core.c | 14 +++----------- > > 1 file changed, 3 insertions(+), 11 deletions(-) > > > > diff --git a/drivers/crypto/amlogic/amlogic-gxl-core.c b/drivers/crypto/amlogic/amlogic-gxl-core.c > > index e9e733ed98e0..a3a69a59f476 100644 > > --- a/drivers/crypto/amlogic/amlogic-gxl-core.c > > +++ b/drivers/crypto/amlogic/amlogic-gxl-core.c > > @@ -269,16 +269,11 @@ static int meson_crypto_probe(struct platform_device *pdev) > > dev_err(&pdev->dev, "Cannot request MMIO err=%d\n", err); > > return err; > > } > > - mc->busclk = devm_clk_get(&pdev->dev, "blkmv"); > > + > > + mc->busclk = devm_clk_get_optional_enabled(&pdev->dev, "blkmv"); > > if (IS_ERR(mc->busclk)) { > > err = PTR_ERR(mc->busclk); > > - dev_err(&pdev->dev, "Cannot get core clock err=%d\n", err); > > - return err; > > - } > > - > > - err = clk_prepare_enable(mc->busclk); > > - if (err != 0) { > > - dev_err(&pdev->dev, "Cannot prepare_enable busclk\n"); > > + dev_err(&pdev->dev, "Cannot get and enable core clock err=%d\n", err); > > return err; > > } > > > > @@ -306,7 +301,6 @@ static int meson_crypto_probe(struct platform_device *pdev) > > meson_unregister_algs(mc); > > error_flow: > > meson_free_chanlist(mc, mc->flow_cnt - 1); > > - clk_disable_unprepare(mc->busclk); > > return err; > > } > > > > @@ -321,8 +315,6 @@ static void meson_crypto_remove(struct platform_device *pdev) > > meson_unregister_algs(mc); > > > > meson_free_chanlist(mc, mc->flow_cnt - 1); > > - > > - clk_disable_unprepare(mc->busclk); > > } > > > > static const struct meson_pdata meson_gxl_pdata = { > > > -- > Jerome
diff --git a/drivers/crypto/amlogic/amlogic-gxl-core.c b/drivers/crypto/amlogic/amlogic-gxl-core.c index e9e733ed98e0..a3a69a59f476 100644 --- a/drivers/crypto/amlogic/amlogic-gxl-core.c +++ b/drivers/crypto/amlogic/amlogic-gxl-core.c @@ -269,16 +269,11 @@ static int meson_crypto_probe(struct platform_device *pdev) dev_err(&pdev->dev, "Cannot request MMIO err=%d\n", err); return err; } - mc->busclk = devm_clk_get(&pdev->dev, "blkmv"); + + mc->busclk = devm_clk_get_optional_enabled(&pdev->dev, "blkmv"); if (IS_ERR(mc->busclk)) { err = PTR_ERR(mc->busclk); - dev_err(&pdev->dev, "Cannot get core clock err=%d\n", err); - return err; - } - - err = clk_prepare_enable(mc->busclk); - if (err != 0) { - dev_err(&pdev->dev, "Cannot prepare_enable busclk\n"); + dev_err(&pdev->dev, "Cannot get and enable core clock err=%d\n", err); return err; } @@ -306,7 +301,6 @@ static int meson_crypto_probe(struct platform_device *pdev) meson_unregister_algs(mc); error_flow: meson_free_chanlist(mc, mc->flow_cnt - 1); - clk_disable_unprepare(mc->busclk); return err; } @@ -321,8 +315,6 @@ static void meson_crypto_remove(struct platform_device *pdev) meson_unregister_algs(mc); meson_free_chanlist(mc, mc->flow_cnt - 1); - - clk_disable_unprepare(mc->busclk); } static const struct meson_pdata meson_gxl_pdata = {